162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci// linux/sound/bcm/bcm63xx-i2s-whistler.c
362306a36Sopenharmony_ci// BCM63xx whistler i2s driver
462306a36Sopenharmony_ci// Copyright (c) 2020 Broadcom Corporation
562306a36Sopenharmony_ci// Author: Kevin-Ke Li <kevin-ke.li@broadcom.com>
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk.h>
862306a36Sopenharmony_ci#include <linux/dma-mapping.h>
962306a36Sopenharmony_ci#include <linux/io.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/regmap.h>
1262306a36Sopenharmony_ci#include <sound/pcm_params.h>
1362306a36Sopenharmony_ci#include <sound/soc.h>
1462306a36Sopenharmony_ci#include "bcm63xx-i2s.h"
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#define DRV_NAME "brcm-i2s"
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_cistatic bool brcm_i2s_wr_reg(struct device *dev, unsigned int reg)
1962306a36Sopenharmony_ci{
2062306a36Sopenharmony_ci	switch (reg) {
2162306a36Sopenharmony_ci	case I2S_TX_CFG ... I2S_TX_DESC_IFF_LEN:
2262306a36Sopenharmony_ci	case I2S_TX_CFG_2 ... I2S_RX_DESC_IFF_LEN:
2362306a36Sopenharmony_ci	case I2S_RX_CFG_2 ... I2S_REG_MAX:
2462306a36Sopenharmony_ci		return true;
2562306a36Sopenharmony_ci	default:
2662306a36Sopenharmony_ci		return false;
2762306a36Sopenharmony_ci	}
2862306a36Sopenharmony_ci}
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_cistatic bool brcm_i2s_rd_reg(struct device *dev, unsigned int reg)
3162306a36Sopenharmony_ci{
3262306a36Sopenharmony_ci	switch (reg) {
3362306a36Sopenharmony_ci	case I2S_TX_CFG ... I2S_REG_MAX:
3462306a36Sopenharmony_ci		return true;
3562306a36Sopenharmony_ci	default:
3662306a36Sopenharmony_ci		return false;
3762306a36Sopenharmony_ci	}
3862306a36Sopenharmony_ci}
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_cistatic bool brcm_i2s_volatile_reg(struct device *dev, unsigned int reg)
4162306a36Sopenharmony_ci{
4262306a36Sopenharmony_ci	switch (reg) {
4362306a36Sopenharmony_ci	case I2S_TX_CFG:
4462306a36Sopenharmony_ci	case I2S_TX_IRQ_CTL:
4562306a36Sopenharmony_ci	case I2S_TX_DESC_IFF_ADDR:
4662306a36Sopenharmony_ci	case I2S_TX_DESC_IFF_LEN:
4762306a36Sopenharmony_ci	case I2S_TX_DESC_OFF_ADDR:
4862306a36Sopenharmony_ci	case I2S_TX_DESC_OFF_LEN:
4962306a36Sopenharmony_ci	case I2S_TX_CFG_2:
5062306a36Sopenharmony_ci	case I2S_RX_CFG:
5162306a36Sopenharmony_ci	case I2S_RX_IRQ_CTL:
5262306a36Sopenharmony_ci	case I2S_RX_DESC_OFF_ADDR:
5362306a36Sopenharmony_ci	case I2S_RX_DESC_OFF_LEN:
5462306a36Sopenharmony_ci	case I2S_RX_DESC_IFF_LEN:
5562306a36Sopenharmony_ci	case I2S_RX_DESC_IFF_ADDR:
5662306a36Sopenharmony_ci	case I2S_RX_CFG_2:
5762306a36Sopenharmony_ci		return true;
5862306a36Sopenharmony_ci	default:
5962306a36Sopenharmony_ci		return false;
6062306a36Sopenharmony_ci	}
6162306a36Sopenharmony_ci}
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistatic const struct regmap_config brcm_i2s_regmap_config = {
6462306a36Sopenharmony_ci	.reg_bits = 32,
6562306a36Sopenharmony_ci	.reg_stride = 4,
6662306a36Sopenharmony_ci	.val_bits = 32,
6762306a36Sopenharmony_ci	.max_register = I2S_REG_MAX,
6862306a36Sopenharmony_ci	.writeable_reg = brcm_i2s_wr_reg,
6962306a36Sopenharmony_ci	.readable_reg = brcm_i2s_rd_reg,
7062306a36Sopenharmony_ci	.volatile_reg = brcm_i2s_volatile_reg,
7162306a36Sopenharmony_ci	.cache_type = REGCACHE_FLAT,
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic int bcm63xx_i2s_hw_params(struct snd_pcm_substream *substream,
7562306a36Sopenharmony_ci				 struct snd_pcm_hw_params *params,
7662306a36Sopenharmony_ci				 struct snd_soc_dai *dai)
7762306a36Sopenharmony_ci{
7862306a36Sopenharmony_ci	int ret = 0;
7962306a36Sopenharmony_ci	struct bcm_i2s_priv *i2s_priv = snd_soc_dai_get_drvdata(dai);
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	ret = clk_set_rate(i2s_priv->i2s_clk, params_rate(params));
8262306a36Sopenharmony_ci	if (ret < 0)
8362306a36Sopenharmony_ci		dev_err(i2s_priv->dev,
8462306a36Sopenharmony_ci			"Can't set sample rate, err: %d\n", ret);
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	return ret;
8762306a36Sopenharmony_ci}
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_cistatic int bcm63xx_i2s_startup(struct snd_pcm_substream *substream,
9062306a36Sopenharmony_ci			       struct snd_soc_dai *dai)
9162306a36Sopenharmony_ci{
9262306a36Sopenharmony_ci	unsigned int slavemode;
9362306a36Sopenharmony_ci	struct bcm_i2s_priv *i2s_priv = snd_soc_dai_get_drvdata(dai);
9462306a36Sopenharmony_ci	struct regmap *regmap_i2s = i2s_priv->regmap_i2s;
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
9762306a36Sopenharmony_ci		regmap_update_bits(regmap_i2s, I2S_TX_CFG,
9862306a36Sopenharmony_ci				   I2S_TX_OUT_R | I2S_TX_DATA_ALIGNMENT |
9962306a36Sopenharmony_ci				   I2S_TX_DATA_ENABLE | I2S_TX_CLOCK_ENABLE,
10062306a36Sopenharmony_ci				   I2S_TX_OUT_R | I2S_TX_DATA_ALIGNMENT |
10162306a36Sopenharmony_ci				   I2S_TX_DATA_ENABLE | I2S_TX_CLOCK_ENABLE);
10262306a36Sopenharmony_ci		regmap_write(regmap_i2s, I2S_TX_IRQ_CTL, 0);
10362306a36Sopenharmony_ci		regmap_write(regmap_i2s, I2S_TX_IRQ_IFF_THLD, 0);
10462306a36Sopenharmony_ci		regmap_write(regmap_i2s, I2S_TX_IRQ_OFF_THLD, 1);
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci		/* TX and RX block each have an independent bit to indicate
10762306a36Sopenharmony_ci		 * if it is generating the clock for the I2S bus. The bus
10862306a36Sopenharmony_ci		 * clocks need to be generated from either the TX or RX block,
10962306a36Sopenharmony_ci		 * but not both
11062306a36Sopenharmony_ci		 */
11162306a36Sopenharmony_ci		regmap_read(regmap_i2s, I2S_RX_CFG_2, &slavemode);
11262306a36Sopenharmony_ci		if (slavemode & I2S_RX_SLAVE_MODE_MASK)
11362306a36Sopenharmony_ci			regmap_update_bits(regmap_i2s, I2S_TX_CFG_2,
11462306a36Sopenharmony_ci					   I2S_TX_SLAVE_MODE_MASK,
11562306a36Sopenharmony_ci					   I2S_TX_MASTER_MODE);
11662306a36Sopenharmony_ci		else
11762306a36Sopenharmony_ci			regmap_update_bits(regmap_i2s, I2S_TX_CFG_2,
11862306a36Sopenharmony_ci					   I2S_TX_SLAVE_MODE_MASK,
11962306a36Sopenharmony_ci					   I2S_TX_SLAVE_MODE);
12062306a36Sopenharmony_ci	} else {
12162306a36Sopenharmony_ci		regmap_update_bits(regmap_i2s, I2S_RX_CFG,
12262306a36Sopenharmony_ci				   I2S_RX_IN_R | I2S_RX_DATA_ALIGNMENT |
12362306a36Sopenharmony_ci				   I2S_RX_CLOCK_ENABLE,
12462306a36Sopenharmony_ci				   I2S_RX_IN_R | I2S_RX_DATA_ALIGNMENT |
12562306a36Sopenharmony_ci				   I2S_RX_CLOCK_ENABLE);
12662306a36Sopenharmony_ci		regmap_write(regmap_i2s, I2S_RX_IRQ_CTL, 0);
12762306a36Sopenharmony_ci		regmap_write(regmap_i2s, I2S_RX_IRQ_IFF_THLD, 0);
12862306a36Sopenharmony_ci		regmap_write(regmap_i2s, I2S_RX_IRQ_OFF_THLD, 1);
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci		regmap_read(regmap_i2s, I2S_TX_CFG_2, &slavemode);
13162306a36Sopenharmony_ci		if (slavemode & I2S_TX_SLAVE_MODE_MASK)
13262306a36Sopenharmony_ci			regmap_update_bits(regmap_i2s, I2S_RX_CFG_2,
13362306a36Sopenharmony_ci					   I2S_RX_SLAVE_MODE_MASK, 0);
13462306a36Sopenharmony_ci		else
13562306a36Sopenharmony_ci			regmap_update_bits(regmap_i2s, I2S_RX_CFG_2,
13662306a36Sopenharmony_ci					   I2S_RX_SLAVE_MODE_MASK,
13762306a36Sopenharmony_ci					   I2S_RX_SLAVE_MODE);
13862306a36Sopenharmony_ci	}
13962306a36Sopenharmony_ci	return 0;
14062306a36Sopenharmony_ci}
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic void bcm63xx_i2s_shutdown(struct snd_pcm_substream *substream,
14362306a36Sopenharmony_ci				struct snd_soc_dai *dai)
14462306a36Sopenharmony_ci{
14562306a36Sopenharmony_ci	unsigned int enabled, slavemode;
14662306a36Sopenharmony_ci	struct bcm_i2s_priv *i2s_priv = snd_soc_dai_get_drvdata(dai);
14762306a36Sopenharmony_ci	struct regmap *regmap_i2s = i2s_priv->regmap_i2s;
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
15062306a36Sopenharmony_ci		regmap_update_bits(regmap_i2s, I2S_TX_CFG,
15162306a36Sopenharmony_ci				   I2S_TX_OUT_R | I2S_TX_DATA_ALIGNMENT |
15262306a36Sopenharmony_ci				   I2S_TX_DATA_ENABLE | I2S_TX_CLOCK_ENABLE, 0);
15362306a36Sopenharmony_ci		regmap_write(regmap_i2s, I2S_TX_IRQ_CTL, 1);
15462306a36Sopenharmony_ci		regmap_write(regmap_i2s, I2S_TX_IRQ_IFF_THLD, 4);
15562306a36Sopenharmony_ci		regmap_write(regmap_i2s, I2S_TX_IRQ_OFF_THLD, 4);
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci		regmap_read(regmap_i2s, I2S_TX_CFG_2, &slavemode);
15862306a36Sopenharmony_ci		slavemode = slavemode & I2S_TX_SLAVE_MODE_MASK;
15962306a36Sopenharmony_ci		if (!slavemode) {
16062306a36Sopenharmony_ci			regmap_read(regmap_i2s, I2S_RX_CFG, &enabled);
16162306a36Sopenharmony_ci			enabled = enabled & I2S_RX_ENABLE_MASK;
16262306a36Sopenharmony_ci			if (enabled)
16362306a36Sopenharmony_ci				regmap_update_bits(regmap_i2s, I2S_RX_CFG_2,
16462306a36Sopenharmony_ci						   I2S_RX_SLAVE_MODE_MASK,
16562306a36Sopenharmony_ci						   I2S_RX_MASTER_MODE);
16662306a36Sopenharmony_ci		}
16762306a36Sopenharmony_ci		regmap_update_bits(regmap_i2s, I2S_TX_CFG_2,
16862306a36Sopenharmony_ci				   I2S_TX_SLAVE_MODE_MASK,
16962306a36Sopenharmony_ci				   I2S_TX_SLAVE_MODE);
17062306a36Sopenharmony_ci	} else {
17162306a36Sopenharmony_ci		regmap_update_bits(regmap_i2s, I2S_RX_CFG,
17262306a36Sopenharmony_ci				   I2S_RX_IN_R | I2S_RX_DATA_ALIGNMENT |
17362306a36Sopenharmony_ci				   I2S_RX_CLOCK_ENABLE, 0);
17462306a36Sopenharmony_ci		regmap_write(regmap_i2s, I2S_RX_IRQ_CTL, 1);
17562306a36Sopenharmony_ci		regmap_write(regmap_i2s, I2S_RX_IRQ_IFF_THLD, 4);
17662306a36Sopenharmony_ci		regmap_write(regmap_i2s, I2S_RX_IRQ_OFF_THLD, 4);
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci		regmap_read(regmap_i2s, I2S_RX_CFG_2, &slavemode);
17962306a36Sopenharmony_ci		slavemode = slavemode & I2S_RX_SLAVE_MODE_MASK;
18062306a36Sopenharmony_ci		if (!slavemode) {
18162306a36Sopenharmony_ci			regmap_read(regmap_i2s, I2S_TX_CFG, &enabled);
18262306a36Sopenharmony_ci			enabled = enabled & I2S_TX_ENABLE_MASK;
18362306a36Sopenharmony_ci			if (enabled)
18462306a36Sopenharmony_ci				regmap_update_bits(regmap_i2s, I2S_TX_CFG_2,
18562306a36Sopenharmony_ci						   I2S_TX_SLAVE_MODE_MASK,
18662306a36Sopenharmony_ci						   I2S_TX_MASTER_MODE);
18762306a36Sopenharmony_ci		}
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci		regmap_update_bits(regmap_i2s, I2S_RX_CFG_2,
19062306a36Sopenharmony_ci				   I2S_RX_SLAVE_MODE_MASK, I2S_RX_SLAVE_MODE);
19162306a36Sopenharmony_ci	}
19262306a36Sopenharmony_ci}
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_cistatic const struct snd_soc_dai_ops bcm63xx_i2s_dai_ops = {
19562306a36Sopenharmony_ci	.startup = bcm63xx_i2s_startup,
19662306a36Sopenharmony_ci	.shutdown = bcm63xx_i2s_shutdown,
19762306a36Sopenharmony_ci	.hw_params = bcm63xx_i2s_hw_params,
19862306a36Sopenharmony_ci};
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_cistatic struct snd_soc_dai_driver bcm63xx_i2s_dai = {
20162306a36Sopenharmony_ci	.name = DRV_NAME,
20262306a36Sopenharmony_ci	.playback = {
20362306a36Sopenharmony_ci		.channels_min = 2,
20462306a36Sopenharmony_ci		.channels_max = 2,
20562306a36Sopenharmony_ci		.rates = SNDRV_PCM_RATE_8000_192000,
20662306a36Sopenharmony_ci		.formats = SNDRV_PCM_FMTBIT_S32_LE,
20762306a36Sopenharmony_ci	},
20862306a36Sopenharmony_ci	.capture = {
20962306a36Sopenharmony_ci		.channels_min = 2,
21062306a36Sopenharmony_ci		.channels_max = 2,
21162306a36Sopenharmony_ci		.rates = SNDRV_PCM_RATE_8000_192000,
21262306a36Sopenharmony_ci		.formats = SNDRV_PCM_FMTBIT_S32_LE,
21362306a36Sopenharmony_ci	},
21462306a36Sopenharmony_ci	.ops = &bcm63xx_i2s_dai_ops,
21562306a36Sopenharmony_ci	.symmetric_rate = 1,
21662306a36Sopenharmony_ci	.symmetric_channels = 1,
21762306a36Sopenharmony_ci};
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic const struct snd_soc_component_driver bcm63xx_i2s_component = {
22062306a36Sopenharmony_ci	.name = "bcm63xx",
22162306a36Sopenharmony_ci	.legacy_dai_naming = 1,
22262306a36Sopenharmony_ci};
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_cistatic int bcm63xx_i2s_dev_probe(struct platform_device *pdev)
22562306a36Sopenharmony_ci{
22662306a36Sopenharmony_ci	int ret = 0;
22762306a36Sopenharmony_ci	void __iomem *regs;
22862306a36Sopenharmony_ci	struct bcm_i2s_priv *i2s_priv;
22962306a36Sopenharmony_ci	struct regmap *regmap_i2s;
23062306a36Sopenharmony_ci	struct clk *i2s_clk;
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	i2s_priv = devm_kzalloc(&pdev->dev, sizeof(*i2s_priv), GFP_KERNEL);
23362306a36Sopenharmony_ci	if (!i2s_priv)
23462306a36Sopenharmony_ci		return -ENOMEM;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	i2s_clk = devm_clk_get(&pdev->dev, "i2sclk");
23762306a36Sopenharmony_ci	if (IS_ERR(i2s_clk)) {
23862306a36Sopenharmony_ci		dev_err(&pdev->dev, "%s: cannot get a brcm clock: %ld\n",
23962306a36Sopenharmony_ci					__func__, PTR_ERR(i2s_clk));
24062306a36Sopenharmony_ci		return PTR_ERR(i2s_clk);
24162306a36Sopenharmony_ci	}
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci	regs = devm_platform_ioremap_resource(pdev, 0);
24462306a36Sopenharmony_ci	if (IS_ERR(regs)) {
24562306a36Sopenharmony_ci		ret = PTR_ERR(regs);
24662306a36Sopenharmony_ci		return ret;
24762306a36Sopenharmony_ci	}
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	regmap_i2s = devm_regmap_init_mmio(&pdev->dev,
25062306a36Sopenharmony_ci					regs, &brcm_i2s_regmap_config);
25162306a36Sopenharmony_ci	if (IS_ERR(regmap_i2s))
25262306a36Sopenharmony_ci		return PTR_ERR(regmap_i2s);
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_ci	regmap_update_bits(regmap_i2s, I2S_MISC_CFG,
25562306a36Sopenharmony_ci			   I2S_PAD_LVL_LOOP_DIS_MASK,
25662306a36Sopenharmony_ci			   I2S_PAD_LVL_LOOP_DIS_ENABLE);
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	ret = devm_snd_soc_register_component(&pdev->dev,
25962306a36Sopenharmony_ci					      &bcm63xx_i2s_component,
26062306a36Sopenharmony_ci					      &bcm63xx_i2s_dai, 1);
26162306a36Sopenharmony_ci	if (ret) {
26262306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to register the dai\n");
26362306a36Sopenharmony_ci		return ret;
26462306a36Sopenharmony_ci	}
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	i2s_priv->dev = &pdev->dev;
26762306a36Sopenharmony_ci	i2s_priv->i2s_clk = i2s_clk;
26862306a36Sopenharmony_ci	i2s_priv->regmap_i2s = regmap_i2s;
26962306a36Sopenharmony_ci	dev_set_drvdata(&pdev->dev, i2s_priv);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	ret = bcm63xx_soc_platform_probe(pdev, i2s_priv);
27262306a36Sopenharmony_ci	if (ret)
27362306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to register the pcm\n");
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci	return ret;
27662306a36Sopenharmony_ci}
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_cistatic void bcm63xx_i2s_dev_remove(struct platform_device *pdev)
27962306a36Sopenharmony_ci{
28062306a36Sopenharmony_ci	bcm63xx_soc_platform_remove(pdev);
28162306a36Sopenharmony_ci}
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci#ifdef CONFIG_OF
28462306a36Sopenharmony_cistatic const struct of_device_id snd_soc_bcm_audio_match[] = {
28562306a36Sopenharmony_ci	{.compatible = "brcm,bcm63xx-i2s"},
28662306a36Sopenharmony_ci	{ }
28762306a36Sopenharmony_ci};
28862306a36Sopenharmony_ci#endif
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_cistatic struct platform_driver bcm63xx_i2s_driver = {
29162306a36Sopenharmony_ci	.driver = {
29262306a36Sopenharmony_ci		.name = DRV_NAME,
29362306a36Sopenharmony_ci		.of_match_table = of_match_ptr(snd_soc_bcm_audio_match),
29462306a36Sopenharmony_ci	},
29562306a36Sopenharmony_ci	.probe = bcm63xx_i2s_dev_probe,
29662306a36Sopenharmony_ci	.remove_new = bcm63xx_i2s_dev_remove,
29762306a36Sopenharmony_ci};
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_cimodule_platform_driver(bcm63xx_i2s_driver);
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_ciMODULE_AUTHOR("Kevin,Li <kevin-ke.li@broadcom.com>");
30262306a36Sopenharmony_ciMODULE_DESCRIPTION("Broadcom DSL XPON ASOC I2S Interface");
30362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
304