162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * ALSA SoC I2S Audio Layer for Broadcom BCM2835 SoC 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Author: Florian Meier <florian.meier@koalo.de> 662306a36Sopenharmony_ci * Copyright 2013 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Based on 962306a36Sopenharmony_ci * Raspberry Pi PCM I2S ALSA Driver 1062306a36Sopenharmony_ci * Copyright (c) by Phil Poole 2013 1162306a36Sopenharmony_ci * 1262306a36Sopenharmony_ci * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor 1362306a36Sopenharmony_ci * Vladimir Barinov, <vbarinov@embeddedalley.com> 1462306a36Sopenharmony_ci * Copyright (C) 2007 MontaVista Software, Inc., <source@mvista.com> 1562306a36Sopenharmony_ci * 1662306a36Sopenharmony_ci * OMAP ALSA SoC DAI driver using McBSP port 1762306a36Sopenharmony_ci * Copyright (C) 2008 Nokia Corporation 1862306a36Sopenharmony_ci * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com> 1962306a36Sopenharmony_ci * Peter Ujfalusi <peter.ujfalusi@ti.com> 2062306a36Sopenharmony_ci * 2162306a36Sopenharmony_ci * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver 2262306a36Sopenharmony_ci * Author: Timur Tabi <timur@freescale.com> 2362306a36Sopenharmony_ci * Copyright 2007-2010 Freescale Semiconductor, Inc. 2462306a36Sopenharmony_ci */ 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#include <linux/bitops.h> 2762306a36Sopenharmony_ci#include <linux/clk.h> 2862306a36Sopenharmony_ci#include <linux/delay.h> 2962306a36Sopenharmony_ci#include <linux/device.h> 3062306a36Sopenharmony_ci#include <linux/init.h> 3162306a36Sopenharmony_ci#include <linux/io.h> 3262306a36Sopenharmony_ci#include <linux/module.h> 3362306a36Sopenharmony_ci#include <linux/of_address.h> 3462306a36Sopenharmony_ci#include <linux/slab.h> 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#include <sound/core.h> 3762306a36Sopenharmony_ci#include <sound/dmaengine_pcm.h> 3862306a36Sopenharmony_ci#include <sound/initval.h> 3962306a36Sopenharmony_ci#include <sound/pcm.h> 4062306a36Sopenharmony_ci#include <sound/pcm_params.h> 4162306a36Sopenharmony_ci#include <sound/soc.h> 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci/* I2S registers */ 4462306a36Sopenharmony_ci#define BCM2835_I2S_CS_A_REG 0x00 4562306a36Sopenharmony_ci#define BCM2835_I2S_FIFO_A_REG 0x04 4662306a36Sopenharmony_ci#define BCM2835_I2S_MODE_A_REG 0x08 4762306a36Sopenharmony_ci#define BCM2835_I2S_RXC_A_REG 0x0c 4862306a36Sopenharmony_ci#define BCM2835_I2S_TXC_A_REG 0x10 4962306a36Sopenharmony_ci#define BCM2835_I2S_DREQ_A_REG 0x14 5062306a36Sopenharmony_ci#define BCM2835_I2S_INTEN_A_REG 0x18 5162306a36Sopenharmony_ci#define BCM2835_I2S_INTSTC_A_REG 0x1c 5262306a36Sopenharmony_ci#define BCM2835_I2S_GRAY_REG 0x20 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci/* I2S register settings */ 5562306a36Sopenharmony_ci#define BCM2835_I2S_STBY BIT(25) 5662306a36Sopenharmony_ci#define BCM2835_I2S_SYNC BIT(24) 5762306a36Sopenharmony_ci#define BCM2835_I2S_RXSEX BIT(23) 5862306a36Sopenharmony_ci#define BCM2835_I2S_RXF BIT(22) 5962306a36Sopenharmony_ci#define BCM2835_I2S_TXE BIT(21) 6062306a36Sopenharmony_ci#define BCM2835_I2S_RXD BIT(20) 6162306a36Sopenharmony_ci#define BCM2835_I2S_TXD BIT(19) 6262306a36Sopenharmony_ci#define BCM2835_I2S_RXR BIT(18) 6362306a36Sopenharmony_ci#define BCM2835_I2S_TXW BIT(17) 6462306a36Sopenharmony_ci#define BCM2835_I2S_CS_RXERR BIT(16) 6562306a36Sopenharmony_ci#define BCM2835_I2S_CS_TXERR BIT(15) 6662306a36Sopenharmony_ci#define BCM2835_I2S_RXSYNC BIT(14) 6762306a36Sopenharmony_ci#define BCM2835_I2S_TXSYNC BIT(13) 6862306a36Sopenharmony_ci#define BCM2835_I2S_DMAEN BIT(9) 6962306a36Sopenharmony_ci#define BCM2835_I2S_RXTHR(v) ((v) << 7) 7062306a36Sopenharmony_ci#define BCM2835_I2S_TXTHR(v) ((v) << 5) 7162306a36Sopenharmony_ci#define BCM2835_I2S_RXCLR BIT(4) 7262306a36Sopenharmony_ci#define BCM2835_I2S_TXCLR BIT(3) 7362306a36Sopenharmony_ci#define BCM2835_I2S_TXON BIT(2) 7462306a36Sopenharmony_ci#define BCM2835_I2S_RXON BIT(1) 7562306a36Sopenharmony_ci#define BCM2835_I2S_EN (1) 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci#define BCM2835_I2S_CLKDIS BIT(28) 7862306a36Sopenharmony_ci#define BCM2835_I2S_PDMN BIT(27) 7962306a36Sopenharmony_ci#define BCM2835_I2S_PDME BIT(26) 8062306a36Sopenharmony_ci#define BCM2835_I2S_FRXP BIT(25) 8162306a36Sopenharmony_ci#define BCM2835_I2S_FTXP BIT(24) 8262306a36Sopenharmony_ci#define BCM2835_I2S_CLKM BIT(23) 8362306a36Sopenharmony_ci#define BCM2835_I2S_CLKI BIT(22) 8462306a36Sopenharmony_ci#define BCM2835_I2S_FSM BIT(21) 8562306a36Sopenharmony_ci#define BCM2835_I2S_FSI BIT(20) 8662306a36Sopenharmony_ci#define BCM2835_I2S_FLEN(v) ((v) << 10) 8762306a36Sopenharmony_ci#define BCM2835_I2S_FSLEN(v) (v) 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci#define BCM2835_I2S_CHWEX BIT(15) 9062306a36Sopenharmony_ci#define BCM2835_I2S_CHEN BIT(14) 9162306a36Sopenharmony_ci#define BCM2835_I2S_CHPOS(v) ((v) << 4) 9262306a36Sopenharmony_ci#define BCM2835_I2S_CHWID(v) (v) 9362306a36Sopenharmony_ci#define BCM2835_I2S_CH1(v) ((v) << 16) 9462306a36Sopenharmony_ci#define BCM2835_I2S_CH2(v) (v) 9562306a36Sopenharmony_ci#define BCM2835_I2S_CH1_POS(v) BCM2835_I2S_CH1(BCM2835_I2S_CHPOS(v)) 9662306a36Sopenharmony_ci#define BCM2835_I2S_CH2_POS(v) BCM2835_I2S_CH2(BCM2835_I2S_CHPOS(v)) 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci#define BCM2835_I2S_TX_PANIC(v) ((v) << 24) 9962306a36Sopenharmony_ci#define BCM2835_I2S_RX_PANIC(v) ((v) << 16) 10062306a36Sopenharmony_ci#define BCM2835_I2S_TX(v) ((v) << 8) 10162306a36Sopenharmony_ci#define BCM2835_I2S_RX(v) (v) 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci#define BCM2835_I2S_INT_RXERR BIT(3) 10462306a36Sopenharmony_ci#define BCM2835_I2S_INT_TXERR BIT(2) 10562306a36Sopenharmony_ci#define BCM2835_I2S_INT_RXR BIT(1) 10662306a36Sopenharmony_ci#define BCM2835_I2S_INT_TXW BIT(0) 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci/* Frame length register is 10 bit, maximum length 1024 */ 10962306a36Sopenharmony_ci#define BCM2835_I2S_MAX_FRAME_LENGTH 1024 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci/* General device struct */ 11262306a36Sopenharmony_cistruct bcm2835_i2s_dev { 11362306a36Sopenharmony_ci struct device *dev; 11462306a36Sopenharmony_ci struct snd_dmaengine_dai_dma_data dma_data[2]; 11562306a36Sopenharmony_ci unsigned int fmt; 11662306a36Sopenharmony_ci unsigned int tdm_slots; 11762306a36Sopenharmony_ci unsigned int rx_mask; 11862306a36Sopenharmony_ci unsigned int tx_mask; 11962306a36Sopenharmony_ci unsigned int slot_width; 12062306a36Sopenharmony_ci unsigned int frame_length; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci struct regmap *i2s_regmap; 12362306a36Sopenharmony_ci struct clk *clk; 12462306a36Sopenharmony_ci bool clk_prepared; 12562306a36Sopenharmony_ci int clk_rate; 12662306a36Sopenharmony_ci}; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_cistatic void bcm2835_i2s_start_clock(struct bcm2835_i2s_dev *dev) 12962306a36Sopenharmony_ci{ 13062306a36Sopenharmony_ci unsigned int provider = dev->fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci if (dev->clk_prepared) 13362306a36Sopenharmony_ci return; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci switch (provider) { 13662306a36Sopenharmony_ci case SND_SOC_DAIFMT_BP_FP: 13762306a36Sopenharmony_ci case SND_SOC_DAIFMT_BP_FC: 13862306a36Sopenharmony_ci clk_prepare_enable(dev->clk); 13962306a36Sopenharmony_ci dev->clk_prepared = true; 14062306a36Sopenharmony_ci break; 14162306a36Sopenharmony_ci default: 14262306a36Sopenharmony_ci break; 14362306a36Sopenharmony_ci } 14462306a36Sopenharmony_ci} 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic void bcm2835_i2s_stop_clock(struct bcm2835_i2s_dev *dev) 14762306a36Sopenharmony_ci{ 14862306a36Sopenharmony_ci if (dev->clk_prepared) 14962306a36Sopenharmony_ci clk_disable_unprepare(dev->clk); 15062306a36Sopenharmony_ci dev->clk_prepared = false; 15162306a36Sopenharmony_ci} 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistatic void bcm2835_i2s_clear_fifos(struct bcm2835_i2s_dev *dev, 15462306a36Sopenharmony_ci bool tx, bool rx) 15562306a36Sopenharmony_ci{ 15662306a36Sopenharmony_ci int timeout = 1000; 15762306a36Sopenharmony_ci uint32_t syncval; 15862306a36Sopenharmony_ci uint32_t csreg; 15962306a36Sopenharmony_ci uint32_t i2s_active_state; 16062306a36Sopenharmony_ci bool clk_was_prepared; 16162306a36Sopenharmony_ci uint32_t off; 16262306a36Sopenharmony_ci uint32_t clr; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci off = tx ? BCM2835_I2S_TXON : 0; 16562306a36Sopenharmony_ci off |= rx ? BCM2835_I2S_RXON : 0; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci clr = tx ? BCM2835_I2S_TXCLR : 0; 16862306a36Sopenharmony_ci clr |= rx ? BCM2835_I2S_RXCLR : 0; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci /* Backup the current state */ 17162306a36Sopenharmony_ci regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &csreg); 17262306a36Sopenharmony_ci i2s_active_state = csreg & (BCM2835_I2S_RXON | BCM2835_I2S_TXON); 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci /* Start clock if not running */ 17562306a36Sopenharmony_ci clk_was_prepared = dev->clk_prepared; 17662306a36Sopenharmony_ci if (!clk_was_prepared) 17762306a36Sopenharmony_ci bcm2835_i2s_start_clock(dev); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci /* Stop I2S module */ 18062306a36Sopenharmony_ci regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, off, 0); 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci /* 18362306a36Sopenharmony_ci * Clear the FIFOs 18462306a36Sopenharmony_ci * Requires at least 2 PCM clock cycles to take effect 18562306a36Sopenharmony_ci */ 18662306a36Sopenharmony_ci regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, clr, clr); 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci /* Wait for 2 PCM clock cycles */ 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci /* 19162306a36Sopenharmony_ci * Toggle the SYNC flag. After 2 PCM clock cycles it can be read back 19262306a36Sopenharmony_ci * FIXME: This does not seem to work for slave mode! 19362306a36Sopenharmony_ci */ 19462306a36Sopenharmony_ci regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &syncval); 19562306a36Sopenharmony_ci syncval &= BCM2835_I2S_SYNC; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, 19862306a36Sopenharmony_ci BCM2835_I2S_SYNC, ~syncval); 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci /* Wait for the SYNC flag changing it's state */ 20162306a36Sopenharmony_ci while (--timeout) { 20262306a36Sopenharmony_ci regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &csreg); 20362306a36Sopenharmony_ci if ((csreg & BCM2835_I2S_SYNC) != syncval) 20462306a36Sopenharmony_ci break; 20562306a36Sopenharmony_ci } 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci if (!timeout) 20862306a36Sopenharmony_ci dev_err(dev->dev, "I2S SYNC error!\n"); 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci /* Stop clock if it was not running before */ 21162306a36Sopenharmony_ci if (!clk_was_prepared) 21262306a36Sopenharmony_ci bcm2835_i2s_stop_clock(dev); 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci /* Restore I2S state */ 21562306a36Sopenharmony_ci regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, 21662306a36Sopenharmony_ci BCM2835_I2S_RXON | BCM2835_I2S_TXON, i2s_active_state); 21762306a36Sopenharmony_ci} 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_cistatic int bcm2835_i2s_set_dai_fmt(struct snd_soc_dai *dai, 22062306a36Sopenharmony_ci unsigned int fmt) 22162306a36Sopenharmony_ci{ 22262306a36Sopenharmony_ci struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai); 22362306a36Sopenharmony_ci dev->fmt = fmt; 22462306a36Sopenharmony_ci return 0; 22562306a36Sopenharmony_ci} 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_cistatic int bcm2835_i2s_set_dai_bclk_ratio(struct snd_soc_dai *dai, 22862306a36Sopenharmony_ci unsigned int ratio) 22962306a36Sopenharmony_ci{ 23062306a36Sopenharmony_ci struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai); 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci if (!ratio) { 23362306a36Sopenharmony_ci dev->tdm_slots = 0; 23462306a36Sopenharmony_ci return 0; 23562306a36Sopenharmony_ci } 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci if (ratio > BCM2835_I2S_MAX_FRAME_LENGTH) 23862306a36Sopenharmony_ci return -EINVAL; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci dev->tdm_slots = 2; 24162306a36Sopenharmony_ci dev->rx_mask = 0x03; 24262306a36Sopenharmony_ci dev->tx_mask = 0x03; 24362306a36Sopenharmony_ci dev->slot_width = ratio / 2; 24462306a36Sopenharmony_ci dev->frame_length = ratio; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci return 0; 24762306a36Sopenharmony_ci} 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_cistatic int bcm2835_i2s_set_dai_tdm_slot(struct snd_soc_dai *dai, 25062306a36Sopenharmony_ci unsigned int tx_mask, unsigned int rx_mask, 25162306a36Sopenharmony_ci int slots, int width) 25262306a36Sopenharmony_ci{ 25362306a36Sopenharmony_ci struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai); 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci if (slots) { 25662306a36Sopenharmony_ci if (slots < 0 || width < 0) 25762306a36Sopenharmony_ci return -EINVAL; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci /* Limit masks to available slots */ 26062306a36Sopenharmony_ci rx_mask &= GENMASK(slots - 1, 0); 26162306a36Sopenharmony_ci tx_mask &= GENMASK(slots - 1, 0); 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci /* 26462306a36Sopenharmony_ci * The driver is limited to 2-channel setups. 26562306a36Sopenharmony_ci * Check that exactly 2 bits are set in the masks. 26662306a36Sopenharmony_ci */ 26762306a36Sopenharmony_ci if (hweight_long((unsigned long) rx_mask) != 2 26862306a36Sopenharmony_ci || hweight_long((unsigned long) tx_mask) != 2) 26962306a36Sopenharmony_ci return -EINVAL; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci if (slots * width > BCM2835_I2S_MAX_FRAME_LENGTH) 27262306a36Sopenharmony_ci return -EINVAL; 27362306a36Sopenharmony_ci } 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci dev->tdm_slots = slots; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci dev->rx_mask = rx_mask; 27862306a36Sopenharmony_ci dev->tx_mask = tx_mask; 27962306a36Sopenharmony_ci dev->slot_width = width; 28062306a36Sopenharmony_ci dev->frame_length = slots * width; 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci return 0; 28362306a36Sopenharmony_ci} 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci/* 28662306a36Sopenharmony_ci * Convert logical slot number into physical slot number. 28762306a36Sopenharmony_ci * 28862306a36Sopenharmony_ci * If odd_offset is 0 sequential number is identical to logical number. 28962306a36Sopenharmony_ci * This is used for DSP modes with slot numbering 0 1 2 3 ... 29062306a36Sopenharmony_ci * 29162306a36Sopenharmony_ci * Otherwise odd_offset defines the physical offset for odd numbered 29262306a36Sopenharmony_ci * slots. This is used for I2S and left/right justified modes to 29362306a36Sopenharmony_ci * translate from logical slot numbers 0 1 2 3 ... into physical slot 29462306a36Sopenharmony_ci * numbers 0 2 ... 3 4 ... 29562306a36Sopenharmony_ci */ 29662306a36Sopenharmony_cistatic int bcm2835_i2s_convert_slot(unsigned int slot, unsigned int odd_offset) 29762306a36Sopenharmony_ci{ 29862306a36Sopenharmony_ci if (!odd_offset) 29962306a36Sopenharmony_ci return slot; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci if (slot & 1) 30262306a36Sopenharmony_ci return (slot >> 1) + odd_offset; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci return slot >> 1; 30562306a36Sopenharmony_ci} 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci/* 30862306a36Sopenharmony_ci * Calculate channel position from mask and slot width. 30962306a36Sopenharmony_ci * 31062306a36Sopenharmony_ci * Mask must contain exactly 2 set bits. 31162306a36Sopenharmony_ci * Lowest set bit is channel 1 position, highest set bit channel 2. 31262306a36Sopenharmony_ci * The constant offset is added to both channel positions. 31362306a36Sopenharmony_ci * 31462306a36Sopenharmony_ci * If odd_offset is > 0 slot positions are translated to 31562306a36Sopenharmony_ci * I2S-style TDM slot numbering ( 0 2 ... 3 4 ...) with odd 31662306a36Sopenharmony_ci * logical slot numbers starting at physical slot odd_offset. 31762306a36Sopenharmony_ci */ 31862306a36Sopenharmony_cistatic void bcm2835_i2s_calc_channel_pos( 31962306a36Sopenharmony_ci unsigned int *ch1_pos, unsigned int *ch2_pos, 32062306a36Sopenharmony_ci unsigned int mask, unsigned int width, 32162306a36Sopenharmony_ci unsigned int bit_offset, unsigned int odd_offset) 32262306a36Sopenharmony_ci{ 32362306a36Sopenharmony_ci *ch1_pos = bcm2835_i2s_convert_slot((ffs(mask) - 1), odd_offset) 32462306a36Sopenharmony_ci * width + bit_offset; 32562306a36Sopenharmony_ci *ch2_pos = bcm2835_i2s_convert_slot((fls(mask) - 1), odd_offset) 32662306a36Sopenharmony_ci * width + bit_offset; 32762306a36Sopenharmony_ci} 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_cistatic int bcm2835_i2s_hw_params(struct snd_pcm_substream *substream, 33062306a36Sopenharmony_ci struct snd_pcm_hw_params *params, 33162306a36Sopenharmony_ci struct snd_soc_dai *dai) 33262306a36Sopenharmony_ci{ 33362306a36Sopenharmony_ci struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai); 33462306a36Sopenharmony_ci unsigned int data_length, data_delay, framesync_length; 33562306a36Sopenharmony_ci unsigned int slots, slot_width, odd_slot_offset; 33662306a36Sopenharmony_ci int frame_length, bclk_rate; 33762306a36Sopenharmony_ci unsigned int rx_mask, tx_mask; 33862306a36Sopenharmony_ci unsigned int rx_ch1_pos, rx_ch2_pos, tx_ch1_pos, tx_ch2_pos; 33962306a36Sopenharmony_ci unsigned int mode, format; 34062306a36Sopenharmony_ci bool bit_clock_provider = false; 34162306a36Sopenharmony_ci bool frame_sync_provider = false; 34262306a36Sopenharmony_ci bool frame_start_falling_edge = false; 34362306a36Sopenharmony_ci uint32_t csreg; 34462306a36Sopenharmony_ci int ret = 0; 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci /* 34762306a36Sopenharmony_ci * If a stream is already enabled, 34862306a36Sopenharmony_ci * the registers are already set properly. 34962306a36Sopenharmony_ci */ 35062306a36Sopenharmony_ci regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &csreg); 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci if (csreg & (BCM2835_I2S_TXON | BCM2835_I2S_RXON)) 35362306a36Sopenharmony_ci return 0; 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci data_length = params_width(params); 35662306a36Sopenharmony_ci data_delay = 0; 35762306a36Sopenharmony_ci odd_slot_offset = 0; 35862306a36Sopenharmony_ci mode = 0; 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci if (dev->tdm_slots) { 36162306a36Sopenharmony_ci slots = dev->tdm_slots; 36262306a36Sopenharmony_ci slot_width = dev->slot_width; 36362306a36Sopenharmony_ci frame_length = dev->frame_length; 36462306a36Sopenharmony_ci rx_mask = dev->rx_mask; 36562306a36Sopenharmony_ci tx_mask = dev->tx_mask; 36662306a36Sopenharmony_ci bclk_rate = dev->frame_length * params_rate(params); 36762306a36Sopenharmony_ci } else { 36862306a36Sopenharmony_ci slots = 2; 36962306a36Sopenharmony_ci slot_width = params_width(params); 37062306a36Sopenharmony_ci rx_mask = 0x03; 37162306a36Sopenharmony_ci tx_mask = 0x03; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci frame_length = snd_soc_params_to_frame_size(params); 37462306a36Sopenharmony_ci if (frame_length < 0) 37562306a36Sopenharmony_ci return frame_length; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci bclk_rate = snd_soc_params_to_bclk(params); 37862306a36Sopenharmony_ci if (bclk_rate < 0) 37962306a36Sopenharmony_ci return bclk_rate; 38062306a36Sopenharmony_ci } 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci /* Check if data fits into slots */ 38362306a36Sopenharmony_ci if (data_length > slot_width) 38462306a36Sopenharmony_ci return -EINVAL; 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci /* Check if CPU is bit clock provider */ 38762306a36Sopenharmony_ci switch (dev->fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) { 38862306a36Sopenharmony_ci case SND_SOC_DAIFMT_BP_FP: 38962306a36Sopenharmony_ci case SND_SOC_DAIFMT_BP_FC: 39062306a36Sopenharmony_ci bit_clock_provider = true; 39162306a36Sopenharmony_ci break; 39262306a36Sopenharmony_ci case SND_SOC_DAIFMT_BC_FP: 39362306a36Sopenharmony_ci case SND_SOC_DAIFMT_BC_FC: 39462306a36Sopenharmony_ci bit_clock_provider = false; 39562306a36Sopenharmony_ci break; 39662306a36Sopenharmony_ci default: 39762306a36Sopenharmony_ci return -EINVAL; 39862306a36Sopenharmony_ci } 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci /* Check if CPU is frame sync provider */ 40162306a36Sopenharmony_ci switch (dev->fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) { 40262306a36Sopenharmony_ci case SND_SOC_DAIFMT_BP_FP: 40362306a36Sopenharmony_ci case SND_SOC_DAIFMT_BC_FP: 40462306a36Sopenharmony_ci frame_sync_provider = true; 40562306a36Sopenharmony_ci break; 40662306a36Sopenharmony_ci case SND_SOC_DAIFMT_BP_FC: 40762306a36Sopenharmony_ci case SND_SOC_DAIFMT_BC_FC: 40862306a36Sopenharmony_ci frame_sync_provider = false; 40962306a36Sopenharmony_ci break; 41062306a36Sopenharmony_ci default: 41162306a36Sopenharmony_ci return -EINVAL; 41262306a36Sopenharmony_ci } 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci /* Clock should only be set up here if CPU is clock master */ 41562306a36Sopenharmony_ci if (bit_clock_provider && 41662306a36Sopenharmony_ci (!dev->clk_prepared || dev->clk_rate != bclk_rate)) { 41762306a36Sopenharmony_ci if (dev->clk_prepared) 41862306a36Sopenharmony_ci bcm2835_i2s_stop_clock(dev); 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci if (dev->clk_rate != bclk_rate) { 42162306a36Sopenharmony_ci ret = clk_set_rate(dev->clk, bclk_rate); 42262306a36Sopenharmony_ci if (ret) 42362306a36Sopenharmony_ci return ret; 42462306a36Sopenharmony_ci dev->clk_rate = bclk_rate; 42562306a36Sopenharmony_ci } 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci bcm2835_i2s_start_clock(dev); 42862306a36Sopenharmony_ci } 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci /* Setup the frame format */ 43162306a36Sopenharmony_ci format = BCM2835_I2S_CHEN; 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci if (data_length >= 24) 43462306a36Sopenharmony_ci format |= BCM2835_I2S_CHWEX; 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci format |= BCM2835_I2S_CHWID((data_length-8)&0xf); 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci /* CH2 format is the same as for CH1 */ 43962306a36Sopenharmony_ci format = BCM2835_I2S_CH1(format) | BCM2835_I2S_CH2(format); 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci switch (dev->fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 44262306a36Sopenharmony_ci case SND_SOC_DAIFMT_I2S: 44362306a36Sopenharmony_ci /* I2S mode needs an even number of slots */ 44462306a36Sopenharmony_ci if (slots & 1) 44562306a36Sopenharmony_ci return -EINVAL; 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci /* 44862306a36Sopenharmony_ci * Use I2S-style logical slot numbering: even slots 44962306a36Sopenharmony_ci * are in first half of frame, odd slots in second half. 45062306a36Sopenharmony_ci */ 45162306a36Sopenharmony_ci odd_slot_offset = slots >> 1; 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci /* MSB starts one cycle after frame start */ 45462306a36Sopenharmony_ci data_delay = 1; 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci /* Setup frame sync signal for 50% duty cycle */ 45762306a36Sopenharmony_ci framesync_length = frame_length / 2; 45862306a36Sopenharmony_ci frame_start_falling_edge = true; 45962306a36Sopenharmony_ci break; 46062306a36Sopenharmony_ci case SND_SOC_DAIFMT_LEFT_J: 46162306a36Sopenharmony_ci if (slots & 1) 46262306a36Sopenharmony_ci return -EINVAL; 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_ci odd_slot_offset = slots >> 1; 46562306a36Sopenharmony_ci data_delay = 0; 46662306a36Sopenharmony_ci framesync_length = frame_length / 2; 46762306a36Sopenharmony_ci frame_start_falling_edge = false; 46862306a36Sopenharmony_ci break; 46962306a36Sopenharmony_ci case SND_SOC_DAIFMT_RIGHT_J: 47062306a36Sopenharmony_ci if (slots & 1) 47162306a36Sopenharmony_ci return -EINVAL; 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_ci /* Odd frame lengths aren't supported */ 47462306a36Sopenharmony_ci if (frame_length & 1) 47562306a36Sopenharmony_ci return -EINVAL; 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_ci odd_slot_offset = slots >> 1; 47862306a36Sopenharmony_ci data_delay = slot_width - data_length; 47962306a36Sopenharmony_ci framesync_length = frame_length / 2; 48062306a36Sopenharmony_ci frame_start_falling_edge = false; 48162306a36Sopenharmony_ci break; 48262306a36Sopenharmony_ci case SND_SOC_DAIFMT_DSP_A: 48362306a36Sopenharmony_ci data_delay = 1; 48462306a36Sopenharmony_ci framesync_length = 1; 48562306a36Sopenharmony_ci frame_start_falling_edge = false; 48662306a36Sopenharmony_ci break; 48762306a36Sopenharmony_ci case SND_SOC_DAIFMT_DSP_B: 48862306a36Sopenharmony_ci data_delay = 0; 48962306a36Sopenharmony_ci framesync_length = 1; 49062306a36Sopenharmony_ci frame_start_falling_edge = false; 49162306a36Sopenharmony_ci break; 49262306a36Sopenharmony_ci default: 49362306a36Sopenharmony_ci return -EINVAL; 49462306a36Sopenharmony_ci } 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci bcm2835_i2s_calc_channel_pos(&rx_ch1_pos, &rx_ch2_pos, 49762306a36Sopenharmony_ci rx_mask, slot_width, data_delay, odd_slot_offset); 49862306a36Sopenharmony_ci bcm2835_i2s_calc_channel_pos(&tx_ch1_pos, &tx_ch2_pos, 49962306a36Sopenharmony_ci tx_mask, slot_width, data_delay, odd_slot_offset); 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci /* 50262306a36Sopenharmony_ci * Transmitting data immediately after frame start, eg 50362306a36Sopenharmony_ci * in left-justified or DSP mode A, only works stable 50462306a36Sopenharmony_ci * if bcm2835 is the frame clock provider. 50562306a36Sopenharmony_ci */ 50662306a36Sopenharmony_ci if ((!rx_ch1_pos || !tx_ch1_pos) && !frame_sync_provider) 50762306a36Sopenharmony_ci dev_warn(dev->dev, 50862306a36Sopenharmony_ci "Unstable consumer config detected, L/R may be swapped"); 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci /* 51162306a36Sopenharmony_ci * Set format for both streams. 51262306a36Sopenharmony_ci * We cannot set another frame length 51362306a36Sopenharmony_ci * (and therefore word length) anyway, 51462306a36Sopenharmony_ci * so the format will be the same. 51562306a36Sopenharmony_ci */ 51662306a36Sopenharmony_ci regmap_write(dev->i2s_regmap, BCM2835_I2S_RXC_A_REG, 51762306a36Sopenharmony_ci format 51862306a36Sopenharmony_ci | BCM2835_I2S_CH1_POS(rx_ch1_pos) 51962306a36Sopenharmony_ci | BCM2835_I2S_CH2_POS(rx_ch2_pos)); 52062306a36Sopenharmony_ci regmap_write(dev->i2s_regmap, BCM2835_I2S_TXC_A_REG, 52162306a36Sopenharmony_ci format 52262306a36Sopenharmony_ci | BCM2835_I2S_CH1_POS(tx_ch1_pos) 52362306a36Sopenharmony_ci | BCM2835_I2S_CH2_POS(tx_ch2_pos)); 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_ci /* Setup the I2S mode */ 52662306a36Sopenharmony_ci 52762306a36Sopenharmony_ci if (data_length <= 16) { 52862306a36Sopenharmony_ci /* 52962306a36Sopenharmony_ci * Use frame packed mode (2 channels per 32 bit word) 53062306a36Sopenharmony_ci * We cannot set another frame length in the second stream 53162306a36Sopenharmony_ci * (and therefore word length) anyway, 53262306a36Sopenharmony_ci * so the format will be the same. 53362306a36Sopenharmony_ci */ 53462306a36Sopenharmony_ci mode |= BCM2835_I2S_FTXP | BCM2835_I2S_FRXP; 53562306a36Sopenharmony_ci } 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_ci mode |= BCM2835_I2S_FLEN(frame_length - 1); 53862306a36Sopenharmony_ci mode |= BCM2835_I2S_FSLEN(framesync_length); 53962306a36Sopenharmony_ci 54062306a36Sopenharmony_ci /* CLKM selects bcm2835 clock slave mode */ 54162306a36Sopenharmony_ci if (!bit_clock_provider) 54262306a36Sopenharmony_ci mode |= BCM2835_I2S_CLKM; 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_ci /* FSM selects bcm2835 frame sync slave mode */ 54562306a36Sopenharmony_ci if (!frame_sync_provider) 54662306a36Sopenharmony_ci mode |= BCM2835_I2S_FSM; 54762306a36Sopenharmony_ci 54862306a36Sopenharmony_ci /* CLKI selects normal clocking mode, sampling on rising edge */ 54962306a36Sopenharmony_ci switch (dev->fmt & SND_SOC_DAIFMT_INV_MASK) { 55062306a36Sopenharmony_ci case SND_SOC_DAIFMT_NB_NF: 55162306a36Sopenharmony_ci case SND_SOC_DAIFMT_NB_IF: 55262306a36Sopenharmony_ci mode |= BCM2835_I2S_CLKI; 55362306a36Sopenharmony_ci break; 55462306a36Sopenharmony_ci case SND_SOC_DAIFMT_IB_NF: 55562306a36Sopenharmony_ci case SND_SOC_DAIFMT_IB_IF: 55662306a36Sopenharmony_ci break; 55762306a36Sopenharmony_ci default: 55862306a36Sopenharmony_ci return -EINVAL; 55962306a36Sopenharmony_ci } 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci /* FSI selects frame start on falling edge */ 56262306a36Sopenharmony_ci switch (dev->fmt & SND_SOC_DAIFMT_INV_MASK) { 56362306a36Sopenharmony_ci case SND_SOC_DAIFMT_NB_NF: 56462306a36Sopenharmony_ci case SND_SOC_DAIFMT_IB_NF: 56562306a36Sopenharmony_ci if (frame_start_falling_edge) 56662306a36Sopenharmony_ci mode |= BCM2835_I2S_FSI; 56762306a36Sopenharmony_ci break; 56862306a36Sopenharmony_ci case SND_SOC_DAIFMT_NB_IF: 56962306a36Sopenharmony_ci case SND_SOC_DAIFMT_IB_IF: 57062306a36Sopenharmony_ci if (!frame_start_falling_edge) 57162306a36Sopenharmony_ci mode |= BCM2835_I2S_FSI; 57262306a36Sopenharmony_ci break; 57362306a36Sopenharmony_ci default: 57462306a36Sopenharmony_ci return -EINVAL; 57562306a36Sopenharmony_ci } 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ci regmap_write(dev->i2s_regmap, BCM2835_I2S_MODE_A_REG, mode); 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_ci /* Setup the DMA parameters */ 58062306a36Sopenharmony_ci regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, 58162306a36Sopenharmony_ci BCM2835_I2S_RXTHR(1) 58262306a36Sopenharmony_ci | BCM2835_I2S_TXTHR(1) 58362306a36Sopenharmony_ci | BCM2835_I2S_DMAEN, 0xffffffff); 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ci regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_DREQ_A_REG, 58662306a36Sopenharmony_ci BCM2835_I2S_TX_PANIC(0x10) 58762306a36Sopenharmony_ci | BCM2835_I2S_RX_PANIC(0x30) 58862306a36Sopenharmony_ci | BCM2835_I2S_TX(0x30) 58962306a36Sopenharmony_ci | BCM2835_I2S_RX(0x20), 0xffffffff); 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci /* Clear FIFOs */ 59262306a36Sopenharmony_ci bcm2835_i2s_clear_fifos(dev, true, true); 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_ci dev_dbg(dev->dev, 59562306a36Sopenharmony_ci "slots: %d width: %d rx mask: 0x%02x tx_mask: 0x%02x\n", 59662306a36Sopenharmony_ci slots, slot_width, rx_mask, tx_mask); 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_ci dev_dbg(dev->dev, "frame len: %d sync len: %d data len: %d\n", 59962306a36Sopenharmony_ci frame_length, framesync_length, data_length); 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_ci dev_dbg(dev->dev, "rx pos: %d,%d tx pos: %d,%d\n", 60262306a36Sopenharmony_ci rx_ch1_pos, rx_ch2_pos, tx_ch1_pos, tx_ch2_pos); 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ci dev_dbg(dev->dev, "sampling rate: %d bclk rate: %d\n", 60562306a36Sopenharmony_ci params_rate(params), bclk_rate); 60662306a36Sopenharmony_ci 60762306a36Sopenharmony_ci dev_dbg(dev->dev, "CLKM: %d CLKI: %d FSM: %d FSI: %d frame start: %s edge\n", 60862306a36Sopenharmony_ci !!(mode & BCM2835_I2S_CLKM), 60962306a36Sopenharmony_ci !!(mode & BCM2835_I2S_CLKI), 61062306a36Sopenharmony_ci !!(mode & BCM2835_I2S_FSM), 61162306a36Sopenharmony_ci !!(mode & BCM2835_I2S_FSI), 61262306a36Sopenharmony_ci (mode & BCM2835_I2S_FSI) ? "falling" : "rising"); 61362306a36Sopenharmony_ci 61462306a36Sopenharmony_ci return ret; 61562306a36Sopenharmony_ci} 61662306a36Sopenharmony_ci 61762306a36Sopenharmony_cistatic int bcm2835_i2s_prepare(struct snd_pcm_substream *substream, 61862306a36Sopenharmony_ci struct snd_soc_dai *dai) 61962306a36Sopenharmony_ci{ 62062306a36Sopenharmony_ci struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai); 62162306a36Sopenharmony_ci uint32_t cs_reg; 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_ci /* 62462306a36Sopenharmony_ci * Clear both FIFOs if the one that should be started 62562306a36Sopenharmony_ci * is not empty at the moment. This should only happen 62662306a36Sopenharmony_ci * after overrun. Otherwise, hw_params would have cleared 62762306a36Sopenharmony_ci * the FIFO. 62862306a36Sopenharmony_ci */ 62962306a36Sopenharmony_ci regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &cs_reg); 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_ci if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK 63262306a36Sopenharmony_ci && !(cs_reg & BCM2835_I2S_TXE)) 63362306a36Sopenharmony_ci bcm2835_i2s_clear_fifos(dev, true, false); 63462306a36Sopenharmony_ci else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE 63562306a36Sopenharmony_ci && (cs_reg & BCM2835_I2S_RXD)) 63662306a36Sopenharmony_ci bcm2835_i2s_clear_fifos(dev, false, true); 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_ci return 0; 63962306a36Sopenharmony_ci} 64062306a36Sopenharmony_ci 64162306a36Sopenharmony_cistatic void bcm2835_i2s_stop(struct bcm2835_i2s_dev *dev, 64262306a36Sopenharmony_ci struct snd_pcm_substream *substream, 64362306a36Sopenharmony_ci struct snd_soc_dai *dai) 64462306a36Sopenharmony_ci{ 64562306a36Sopenharmony_ci uint32_t mask; 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_ci if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) 64862306a36Sopenharmony_ci mask = BCM2835_I2S_RXON; 64962306a36Sopenharmony_ci else 65062306a36Sopenharmony_ci mask = BCM2835_I2S_TXON; 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_ci regmap_update_bits(dev->i2s_regmap, 65362306a36Sopenharmony_ci BCM2835_I2S_CS_A_REG, mask, 0); 65462306a36Sopenharmony_ci 65562306a36Sopenharmony_ci /* Stop also the clock when not SND_SOC_DAIFMT_CONT */ 65662306a36Sopenharmony_ci if (!snd_soc_dai_active(dai) && !(dev->fmt & SND_SOC_DAIFMT_CONT)) 65762306a36Sopenharmony_ci bcm2835_i2s_stop_clock(dev); 65862306a36Sopenharmony_ci} 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_cistatic int bcm2835_i2s_trigger(struct snd_pcm_substream *substream, int cmd, 66162306a36Sopenharmony_ci struct snd_soc_dai *dai) 66262306a36Sopenharmony_ci{ 66362306a36Sopenharmony_ci struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai); 66462306a36Sopenharmony_ci uint32_t mask; 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_ci switch (cmd) { 66762306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_START: 66862306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_RESUME: 66962306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: 67062306a36Sopenharmony_ci bcm2835_i2s_start_clock(dev); 67162306a36Sopenharmony_ci 67262306a36Sopenharmony_ci if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) 67362306a36Sopenharmony_ci mask = BCM2835_I2S_RXON; 67462306a36Sopenharmony_ci else 67562306a36Sopenharmony_ci mask = BCM2835_I2S_TXON; 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci regmap_update_bits(dev->i2s_regmap, 67862306a36Sopenharmony_ci BCM2835_I2S_CS_A_REG, mask, mask); 67962306a36Sopenharmony_ci break; 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_STOP: 68262306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_SUSPEND: 68362306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_PAUSE_PUSH: 68462306a36Sopenharmony_ci bcm2835_i2s_stop(dev, substream, dai); 68562306a36Sopenharmony_ci break; 68662306a36Sopenharmony_ci default: 68762306a36Sopenharmony_ci return -EINVAL; 68862306a36Sopenharmony_ci } 68962306a36Sopenharmony_ci 69062306a36Sopenharmony_ci return 0; 69162306a36Sopenharmony_ci} 69262306a36Sopenharmony_ci 69362306a36Sopenharmony_cistatic int bcm2835_i2s_startup(struct snd_pcm_substream *substream, 69462306a36Sopenharmony_ci struct snd_soc_dai *dai) 69562306a36Sopenharmony_ci{ 69662306a36Sopenharmony_ci struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai); 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci if (snd_soc_dai_active(dai)) 69962306a36Sopenharmony_ci return 0; 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci /* Should this still be running stop it */ 70262306a36Sopenharmony_ci bcm2835_i2s_stop_clock(dev); 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_ci /* Enable PCM block */ 70562306a36Sopenharmony_ci regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, 70662306a36Sopenharmony_ci BCM2835_I2S_EN, BCM2835_I2S_EN); 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_ci /* 70962306a36Sopenharmony_ci * Disable STBY. 71062306a36Sopenharmony_ci * Requires at least 4 PCM clock cycles to take effect. 71162306a36Sopenharmony_ci */ 71262306a36Sopenharmony_ci regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, 71362306a36Sopenharmony_ci BCM2835_I2S_STBY, BCM2835_I2S_STBY); 71462306a36Sopenharmony_ci 71562306a36Sopenharmony_ci return 0; 71662306a36Sopenharmony_ci} 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_cistatic void bcm2835_i2s_shutdown(struct snd_pcm_substream *substream, 71962306a36Sopenharmony_ci struct snd_soc_dai *dai) 72062306a36Sopenharmony_ci{ 72162306a36Sopenharmony_ci struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai); 72262306a36Sopenharmony_ci 72362306a36Sopenharmony_ci bcm2835_i2s_stop(dev, substream, dai); 72462306a36Sopenharmony_ci 72562306a36Sopenharmony_ci /* If both streams are stopped, disable module and clock */ 72662306a36Sopenharmony_ci if (snd_soc_dai_active(dai)) 72762306a36Sopenharmony_ci return; 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci /* Disable the module */ 73062306a36Sopenharmony_ci regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, 73162306a36Sopenharmony_ci BCM2835_I2S_EN, 0); 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_ci /* 73462306a36Sopenharmony_ci * Stopping clock is necessary, because stop does 73562306a36Sopenharmony_ci * not stop the clock when SND_SOC_DAIFMT_CONT 73662306a36Sopenharmony_ci */ 73762306a36Sopenharmony_ci bcm2835_i2s_stop_clock(dev); 73862306a36Sopenharmony_ci} 73962306a36Sopenharmony_ci 74062306a36Sopenharmony_cistatic int bcm2835_i2s_dai_probe(struct snd_soc_dai *dai) 74162306a36Sopenharmony_ci{ 74262306a36Sopenharmony_ci struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai); 74362306a36Sopenharmony_ci 74462306a36Sopenharmony_ci snd_soc_dai_init_dma_data(dai, 74562306a36Sopenharmony_ci &dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK], 74662306a36Sopenharmony_ci &dev->dma_data[SNDRV_PCM_STREAM_CAPTURE]); 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_ci return 0; 74962306a36Sopenharmony_ci} 75062306a36Sopenharmony_ci 75162306a36Sopenharmony_cistatic const struct snd_soc_dai_ops bcm2835_i2s_dai_ops = { 75262306a36Sopenharmony_ci .probe = bcm2835_i2s_dai_probe, 75362306a36Sopenharmony_ci .startup = bcm2835_i2s_startup, 75462306a36Sopenharmony_ci .shutdown = bcm2835_i2s_shutdown, 75562306a36Sopenharmony_ci .prepare = bcm2835_i2s_prepare, 75662306a36Sopenharmony_ci .trigger = bcm2835_i2s_trigger, 75762306a36Sopenharmony_ci .hw_params = bcm2835_i2s_hw_params, 75862306a36Sopenharmony_ci .set_fmt = bcm2835_i2s_set_dai_fmt, 75962306a36Sopenharmony_ci .set_bclk_ratio = bcm2835_i2s_set_dai_bclk_ratio, 76062306a36Sopenharmony_ci .set_tdm_slot = bcm2835_i2s_set_dai_tdm_slot, 76162306a36Sopenharmony_ci}; 76262306a36Sopenharmony_ci 76362306a36Sopenharmony_cistatic struct snd_soc_dai_driver bcm2835_i2s_dai = { 76462306a36Sopenharmony_ci .name = "bcm2835-i2s", 76562306a36Sopenharmony_ci .playback = { 76662306a36Sopenharmony_ci .channels_min = 2, 76762306a36Sopenharmony_ci .channels_max = 2, 76862306a36Sopenharmony_ci .rates = SNDRV_PCM_RATE_CONTINUOUS, 76962306a36Sopenharmony_ci .rate_min = 8000, 77062306a36Sopenharmony_ci .rate_max = 384000, 77162306a36Sopenharmony_ci .formats = SNDRV_PCM_FMTBIT_S16_LE 77262306a36Sopenharmony_ci | SNDRV_PCM_FMTBIT_S24_LE 77362306a36Sopenharmony_ci | SNDRV_PCM_FMTBIT_S32_LE 77462306a36Sopenharmony_ci }, 77562306a36Sopenharmony_ci .capture = { 77662306a36Sopenharmony_ci .channels_min = 2, 77762306a36Sopenharmony_ci .channels_max = 2, 77862306a36Sopenharmony_ci .rates = SNDRV_PCM_RATE_CONTINUOUS, 77962306a36Sopenharmony_ci .rate_min = 8000, 78062306a36Sopenharmony_ci .rate_max = 384000, 78162306a36Sopenharmony_ci .formats = SNDRV_PCM_FMTBIT_S16_LE 78262306a36Sopenharmony_ci | SNDRV_PCM_FMTBIT_S24_LE 78362306a36Sopenharmony_ci | SNDRV_PCM_FMTBIT_S32_LE 78462306a36Sopenharmony_ci }, 78562306a36Sopenharmony_ci .ops = &bcm2835_i2s_dai_ops, 78662306a36Sopenharmony_ci .symmetric_rate = 1, 78762306a36Sopenharmony_ci .symmetric_sample_bits = 1, 78862306a36Sopenharmony_ci}; 78962306a36Sopenharmony_ci 79062306a36Sopenharmony_cistatic bool bcm2835_i2s_volatile_reg(struct device *dev, unsigned int reg) 79162306a36Sopenharmony_ci{ 79262306a36Sopenharmony_ci switch (reg) { 79362306a36Sopenharmony_ci case BCM2835_I2S_CS_A_REG: 79462306a36Sopenharmony_ci case BCM2835_I2S_FIFO_A_REG: 79562306a36Sopenharmony_ci case BCM2835_I2S_INTSTC_A_REG: 79662306a36Sopenharmony_ci case BCM2835_I2S_GRAY_REG: 79762306a36Sopenharmony_ci return true; 79862306a36Sopenharmony_ci default: 79962306a36Sopenharmony_ci return false; 80062306a36Sopenharmony_ci } 80162306a36Sopenharmony_ci} 80262306a36Sopenharmony_ci 80362306a36Sopenharmony_cistatic bool bcm2835_i2s_precious_reg(struct device *dev, unsigned int reg) 80462306a36Sopenharmony_ci{ 80562306a36Sopenharmony_ci switch (reg) { 80662306a36Sopenharmony_ci case BCM2835_I2S_FIFO_A_REG: 80762306a36Sopenharmony_ci return true; 80862306a36Sopenharmony_ci default: 80962306a36Sopenharmony_ci return false; 81062306a36Sopenharmony_ci } 81162306a36Sopenharmony_ci} 81262306a36Sopenharmony_ci 81362306a36Sopenharmony_cistatic const struct regmap_config bcm2835_regmap_config = { 81462306a36Sopenharmony_ci .reg_bits = 32, 81562306a36Sopenharmony_ci .reg_stride = 4, 81662306a36Sopenharmony_ci .val_bits = 32, 81762306a36Sopenharmony_ci .max_register = BCM2835_I2S_GRAY_REG, 81862306a36Sopenharmony_ci .precious_reg = bcm2835_i2s_precious_reg, 81962306a36Sopenharmony_ci .volatile_reg = bcm2835_i2s_volatile_reg, 82062306a36Sopenharmony_ci .cache_type = REGCACHE_RBTREE, 82162306a36Sopenharmony_ci}; 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_cistatic const struct snd_soc_component_driver bcm2835_i2s_component = { 82462306a36Sopenharmony_ci .name = "bcm2835-i2s-comp", 82562306a36Sopenharmony_ci .legacy_dai_naming = 1, 82662306a36Sopenharmony_ci}; 82762306a36Sopenharmony_ci 82862306a36Sopenharmony_cistatic int bcm2835_i2s_probe(struct platform_device *pdev) 82962306a36Sopenharmony_ci{ 83062306a36Sopenharmony_ci struct bcm2835_i2s_dev *dev; 83162306a36Sopenharmony_ci int ret; 83262306a36Sopenharmony_ci void __iomem *base; 83362306a36Sopenharmony_ci const __be32 *addr; 83462306a36Sopenharmony_ci dma_addr_t dma_base; 83562306a36Sopenharmony_ci 83662306a36Sopenharmony_ci dev = devm_kzalloc(&pdev->dev, sizeof(*dev), 83762306a36Sopenharmony_ci GFP_KERNEL); 83862306a36Sopenharmony_ci if (!dev) 83962306a36Sopenharmony_ci return -ENOMEM; 84062306a36Sopenharmony_ci 84162306a36Sopenharmony_ci /* get the clock */ 84262306a36Sopenharmony_ci dev->clk_prepared = false; 84362306a36Sopenharmony_ci dev->clk = devm_clk_get(&pdev->dev, NULL); 84462306a36Sopenharmony_ci if (IS_ERR(dev->clk)) 84562306a36Sopenharmony_ci return dev_err_probe(&pdev->dev, PTR_ERR(dev->clk), 84662306a36Sopenharmony_ci "could not get clk\n"); 84762306a36Sopenharmony_ci 84862306a36Sopenharmony_ci /* Request ioarea */ 84962306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 85062306a36Sopenharmony_ci if (IS_ERR(base)) 85162306a36Sopenharmony_ci return PTR_ERR(base); 85262306a36Sopenharmony_ci 85362306a36Sopenharmony_ci dev->i2s_regmap = devm_regmap_init_mmio(&pdev->dev, base, 85462306a36Sopenharmony_ci &bcm2835_regmap_config); 85562306a36Sopenharmony_ci if (IS_ERR(dev->i2s_regmap)) 85662306a36Sopenharmony_ci return PTR_ERR(dev->i2s_regmap); 85762306a36Sopenharmony_ci 85862306a36Sopenharmony_ci /* Set the DMA address - we have to parse DT ourselves */ 85962306a36Sopenharmony_ci addr = of_get_address(pdev->dev.of_node, 0, NULL, NULL); 86062306a36Sopenharmony_ci if (!addr) { 86162306a36Sopenharmony_ci dev_err(&pdev->dev, "could not get DMA-register address\n"); 86262306a36Sopenharmony_ci return -EINVAL; 86362306a36Sopenharmony_ci } 86462306a36Sopenharmony_ci dma_base = be32_to_cpup(addr); 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_ci dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].addr = 86762306a36Sopenharmony_ci dma_base + BCM2835_I2S_FIFO_A_REG; 86862306a36Sopenharmony_ci 86962306a36Sopenharmony_ci dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].addr = 87062306a36Sopenharmony_ci dma_base + BCM2835_I2S_FIFO_A_REG; 87162306a36Sopenharmony_ci 87262306a36Sopenharmony_ci /* Set the bus width */ 87362306a36Sopenharmony_ci dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].addr_width = 87462306a36Sopenharmony_ci DMA_SLAVE_BUSWIDTH_4_BYTES; 87562306a36Sopenharmony_ci dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].addr_width = 87662306a36Sopenharmony_ci DMA_SLAVE_BUSWIDTH_4_BYTES; 87762306a36Sopenharmony_ci 87862306a36Sopenharmony_ci /* Set burst */ 87962306a36Sopenharmony_ci dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].maxburst = 2; 88062306a36Sopenharmony_ci dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].maxburst = 2; 88162306a36Sopenharmony_ci 88262306a36Sopenharmony_ci /* 88362306a36Sopenharmony_ci * Set the PACK flag to enable S16_LE support (2 S16_LE values 88462306a36Sopenharmony_ci * packed into 32-bit transfers). 88562306a36Sopenharmony_ci */ 88662306a36Sopenharmony_ci dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].flags = 88762306a36Sopenharmony_ci SND_DMAENGINE_PCM_DAI_FLAG_PACK; 88862306a36Sopenharmony_ci dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].flags = 88962306a36Sopenharmony_ci SND_DMAENGINE_PCM_DAI_FLAG_PACK; 89062306a36Sopenharmony_ci 89162306a36Sopenharmony_ci /* Store the pdev */ 89262306a36Sopenharmony_ci dev->dev = &pdev->dev; 89362306a36Sopenharmony_ci dev_set_drvdata(&pdev->dev, dev); 89462306a36Sopenharmony_ci 89562306a36Sopenharmony_ci ret = devm_snd_soc_register_component(&pdev->dev, 89662306a36Sopenharmony_ci &bcm2835_i2s_component, &bcm2835_i2s_dai, 1); 89762306a36Sopenharmony_ci if (ret) { 89862306a36Sopenharmony_ci dev_err(&pdev->dev, "Could not register DAI: %d\n", ret); 89962306a36Sopenharmony_ci return ret; 90062306a36Sopenharmony_ci } 90162306a36Sopenharmony_ci 90262306a36Sopenharmony_ci ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0); 90362306a36Sopenharmony_ci if (ret) { 90462306a36Sopenharmony_ci dev_err(&pdev->dev, "Could not register PCM: %d\n", ret); 90562306a36Sopenharmony_ci return ret; 90662306a36Sopenharmony_ci } 90762306a36Sopenharmony_ci 90862306a36Sopenharmony_ci return 0; 90962306a36Sopenharmony_ci} 91062306a36Sopenharmony_ci 91162306a36Sopenharmony_cistatic const struct of_device_id bcm2835_i2s_of_match[] = { 91262306a36Sopenharmony_ci { .compatible = "brcm,bcm2835-i2s", }, 91362306a36Sopenharmony_ci {}, 91462306a36Sopenharmony_ci}; 91562306a36Sopenharmony_ci 91662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, bcm2835_i2s_of_match); 91762306a36Sopenharmony_ci 91862306a36Sopenharmony_cistatic struct platform_driver bcm2835_i2s_driver = { 91962306a36Sopenharmony_ci .probe = bcm2835_i2s_probe, 92062306a36Sopenharmony_ci .driver = { 92162306a36Sopenharmony_ci .name = "bcm2835-i2s", 92262306a36Sopenharmony_ci .of_match_table = bcm2835_i2s_of_match, 92362306a36Sopenharmony_ci }, 92462306a36Sopenharmony_ci}; 92562306a36Sopenharmony_ci 92662306a36Sopenharmony_cimodule_platform_driver(bcm2835_i2s_driver); 92762306a36Sopenharmony_ci 92862306a36Sopenharmony_ciMODULE_ALIAS("platform:bcm2835-i2s"); 92962306a36Sopenharmony_ciMODULE_DESCRIPTION("BCM2835 I2S interface"); 93062306a36Sopenharmony_ciMODULE_AUTHOR("Florian Meier <florian.meier@koalo.de>"); 93162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 932