162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci//
362306a36Sopenharmony_ci// Driver for Microchip I2S Multi-channel controller
462306a36Sopenharmony_ci//
562306a36Sopenharmony_ci// Copyright (C) 2018 Microchip Technology Inc. and its subsidiaries
662306a36Sopenharmony_ci//
762306a36Sopenharmony_ci// Author: Codrin Ciubotariu <codrin.ciubotariu@microchip.com>
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <linux/init.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/device.h>
1262306a36Sopenharmony_ci#include <linux/slab.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <linux/delay.h>
1562306a36Sopenharmony_ci#include <linux/io.h>
1662306a36Sopenharmony_ci#include <linux/clk.h>
1762306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1862306a36Sopenharmony_ci#include <linux/lcm.h>
1962306a36Sopenharmony_ci#include <linux/of_device.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#include <sound/core.h>
2262306a36Sopenharmony_ci#include <sound/pcm.h>
2362306a36Sopenharmony_ci#include <sound/pcm_params.h>
2462306a36Sopenharmony_ci#include <sound/initval.h>
2562306a36Sopenharmony_ci#include <sound/soc.h>
2662306a36Sopenharmony_ci#include <sound/dmaengine_pcm.h>
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci/*
2962306a36Sopenharmony_ci * ---- I2S Controller Register map ----
3062306a36Sopenharmony_ci */
3162306a36Sopenharmony_ci#define MCHP_I2SMCC_CR		0x0000	/* Control Register */
3262306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA		0x0004	/* Mode Register A */
3362306a36Sopenharmony_ci#define MCHP_I2SMCC_MRB		0x0008	/* Mode Register B */
3462306a36Sopenharmony_ci#define MCHP_I2SMCC_SR		0x000C	/* Status Register */
3562306a36Sopenharmony_ci#define MCHP_I2SMCC_IERA	0x0010	/* Interrupt Enable Register A */
3662306a36Sopenharmony_ci#define MCHP_I2SMCC_IDRA	0x0014	/* Interrupt Disable Register A */
3762306a36Sopenharmony_ci#define MCHP_I2SMCC_IMRA	0x0018	/* Interrupt Mask Register A */
3862306a36Sopenharmony_ci#define MCHP_I2SMCC_ISRA	0X001C	/* Interrupt Status Register A */
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci#define MCHP_I2SMCC_IERB	0x0020	/* Interrupt Enable Register B */
4162306a36Sopenharmony_ci#define MCHP_I2SMCC_IDRB	0x0024	/* Interrupt Disable Register B */
4262306a36Sopenharmony_ci#define MCHP_I2SMCC_IMRB	0x0028	/* Interrupt Mask Register B */
4362306a36Sopenharmony_ci#define MCHP_I2SMCC_ISRB	0X002C	/* Interrupt Status Register B */
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci#define MCHP_I2SMCC_RHR		0x0030	/* Receiver Holding Register */
4662306a36Sopenharmony_ci#define MCHP_I2SMCC_THR		0x0034	/* Transmitter Holding Register */
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci#define MCHP_I2SMCC_RHL0R	0x0040	/* Receiver Holding Left 0 Register */
4962306a36Sopenharmony_ci#define MCHP_I2SMCC_RHR0R	0x0044	/* Receiver Holding Right 0 Register */
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci#define MCHP_I2SMCC_RHL1R	0x0048	/* Receiver Holding Left 1 Register */
5262306a36Sopenharmony_ci#define MCHP_I2SMCC_RHR1R	0x004C	/* Receiver Holding Right 1 Register */
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci#define MCHP_I2SMCC_RHL2R	0x0050	/* Receiver Holding Left 2 Register */
5562306a36Sopenharmony_ci#define MCHP_I2SMCC_RHR2R	0x0054	/* Receiver Holding Right 2 Register */
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci#define MCHP_I2SMCC_RHL3R	0x0058	/* Receiver Holding Left 3 Register */
5862306a36Sopenharmony_ci#define MCHP_I2SMCC_RHR3R	0x005C	/* Receiver Holding Right 3 Register */
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci#define MCHP_I2SMCC_THL0R	0x0060	/* Transmitter Holding Left 0 Register */
6162306a36Sopenharmony_ci#define MCHP_I2SMCC_THR0R	0x0064	/* Transmitter Holding Right 0 Register */
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci#define MCHP_I2SMCC_THL1R	0x0068	/* Transmitter Holding Left 1 Register */
6462306a36Sopenharmony_ci#define MCHP_I2SMCC_THR1R	0x006C	/* Transmitter Holding Right 1 Register */
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci#define MCHP_I2SMCC_THL2R	0x0070	/* Transmitter Holding Left 2 Register */
6762306a36Sopenharmony_ci#define MCHP_I2SMCC_THR2R	0x0074	/* Transmitter Holding Right 2 Register */
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci#define MCHP_I2SMCC_THL3R	0x0078	/* Transmitter Holding Left 3 Register */
7062306a36Sopenharmony_ci#define MCHP_I2SMCC_THR3R	0x007C	/* Transmitter Holding Right 3 Register */
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci#define MCHP_I2SMCC_VERSION	0x00FC	/* Version Register */
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci/*
7562306a36Sopenharmony_ci * ---- Control Register (Write-only) ----
7662306a36Sopenharmony_ci */
7762306a36Sopenharmony_ci#define MCHP_I2SMCC_CR_RXEN		BIT(0)	/* Receiver Enable */
7862306a36Sopenharmony_ci#define MCHP_I2SMCC_CR_RXDIS		BIT(1)	/* Receiver Disable */
7962306a36Sopenharmony_ci#define MCHP_I2SMCC_CR_CKEN		BIT(2)	/* Clock Enable */
8062306a36Sopenharmony_ci#define MCHP_I2SMCC_CR_CKDIS		BIT(3)	/* Clock Disable */
8162306a36Sopenharmony_ci#define MCHP_I2SMCC_CR_TXEN		BIT(4)	/* Transmitter Enable */
8262306a36Sopenharmony_ci#define MCHP_I2SMCC_CR_TXDIS		BIT(5)	/* Transmitter Disable */
8362306a36Sopenharmony_ci#define MCHP_I2SMCC_CR_SWRST		BIT(7)	/* Software Reset */
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci/*
8662306a36Sopenharmony_ci * ---- Mode Register A (Read/Write) ----
8762306a36Sopenharmony_ci */
8862306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_MODE_MASK		GENMASK(0, 0)
8962306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_MODE_SLAVE		(0 << 0)
9062306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_MODE_MASTER		(1 << 0)
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_DATALENGTH_MASK			GENMASK(3, 1)
9362306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_DATALENGTH_32_BITS		(0 << 1)
9462306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_DATALENGTH_24_BITS		(1 << 1)
9562306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_DATALENGTH_20_BITS		(2 << 1)
9662306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_DATALENGTH_18_BITS		(3 << 1)
9762306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_DATALENGTH_16_BITS		(4 << 1)
9862306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_DATALENGTH_16_BITS_COMPACT	(5 << 1)
9962306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_DATALENGTH_8_BITS		(6 << 1)
10062306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_DATALENGTH_8_BITS_COMPACT	(7 << 1)
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_WIRECFG_MASK		GENMASK(5, 4)
10362306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_WIRECFG_TDM(pin)	(((pin) << 4) & \
10462306a36Sopenharmony_ci						 MCHP_I2SMCC_MRA_WIRECFG_MASK)
10562306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_WIRECFG_I2S_1_TDM_0	(0 << 4)
10662306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_WIRECFG_I2S_2_TDM_1	(1 << 4)
10762306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_WIRECFG_I2S_4_TDM_2	(2 << 4)
10862306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_WIRECFG_TDM_3		(3 << 4)
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_FORMAT_MASK		GENMASK(7, 6)
11162306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_FORMAT_I2S		(0 << 6)
11262306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_FORMAT_LJ		(1 << 6) /* Left Justified */
11362306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_FORMAT_TDM		(2 << 6)
11462306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_FORMAT_TDMLJ		(3 << 6)
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci/* Transmitter uses one DMA channel ... */
11762306a36Sopenharmony_ci/* Left audio samples duplicated to right audio channel */
11862306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_RXMONO			BIT(8)
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci/* I2SDO output of I2SC is internally connected to I2SDI input */
12162306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_RXLOOP			BIT(9)
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci/* Receiver uses one DMA channel ... */
12462306a36Sopenharmony_ci/* Left audio samples duplicated to right audio channel */
12562306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_TXMONO			BIT(10)
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci/* x sample transmitted when underrun */
12862306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_TXSAME_ZERO		(0 << 11) /* Zero sample */
12962306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_TXSAME_PREVIOUS		(1 << 11) /* Previous sample */
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci/* select between peripheral clock and generated clock */
13262306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_SRCCLK_PCLK		(0 << 12)
13362306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_SRCCLK_GCLK		(1 << 12)
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci/* Number of TDM Channels - 1 */
13662306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_NBCHAN_MASK		GENMASK(15, 13)
13762306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_NBCHAN(ch) \
13862306a36Sopenharmony_ci	((((ch) - 1) << 13) & MCHP_I2SMCC_MRA_NBCHAN_MASK)
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci/* Selected Clock to I2SMCC Master Clock ratio */
14162306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_IMCKDIV_MASK		GENMASK(21, 16)
14262306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_IMCKDIV(div) \
14362306a36Sopenharmony_ci	(((div) << 16) & MCHP_I2SMCC_MRA_IMCKDIV_MASK)
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci/* TDM Frame Synchronization */
14662306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_TDMFS_MASK		GENMASK(23, 22)
14762306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_TDMFS_SLOT		(0 << 22)
14862306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_TDMFS_HALF		(1 << 22)
14962306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_TDMFS_BIT		(2 << 22)
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci/* Selected Clock to I2SMC Serial Clock ratio */
15262306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_ISCKDIV_MASK		GENMASK(29, 24)
15362306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_ISCKDIV(div) \
15462306a36Sopenharmony_ci	(((div) << 24) & MCHP_I2SMCC_MRA_ISCKDIV_MASK)
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci/* Master Clock mode */
15762306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_IMCKMODE_MASK		GENMASK(30, 30)
15862306a36Sopenharmony_ci/* 0: No master clock generated*/
15962306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_IMCKMODE_NONE		(0 << 30)
16062306a36Sopenharmony_ci/* 1: master clock generated (internally generated clock drives I2SMCK pin) */
16162306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_IMCKMODE_GEN		(1 << 30)
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci/* Slot Width */
16462306a36Sopenharmony_ci/* 0: slot is 32 bits wide for DATALENGTH = 18/20/24 bits. */
16562306a36Sopenharmony_ci/* 1: slot is 24 bits wide for DATALENGTH = 18/20/24 bits. */
16662306a36Sopenharmony_ci#define MCHP_I2SMCC_MRA_IWS			BIT(31)
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci/*
16962306a36Sopenharmony_ci * ---- Mode Register B (Read/Write) ----
17062306a36Sopenharmony_ci */
17162306a36Sopenharmony_ci/* all enabled I2S left channels are filled first, then I2S right channels */
17262306a36Sopenharmony_ci#define MCHP_I2SMCC_MRB_CRAMODE_LEFT_FIRST	(0 << 0)
17362306a36Sopenharmony_ci/*
17462306a36Sopenharmony_ci * an enabled I2S left channel is filled, then the corresponding right
17562306a36Sopenharmony_ci * channel, until all channels are filled
17662306a36Sopenharmony_ci */
17762306a36Sopenharmony_ci#define MCHP_I2SMCC_MRB_CRAMODE_REGULAR		(1 << 0)
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci#define MCHP_I2SMCC_MRB_FIFOEN			BIT(4)
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci#define MCHP_I2SMCC_MRB_DMACHUNK_MASK		GENMASK(9, 8)
18262306a36Sopenharmony_ci#define MCHP_I2SMCC_MRB_DMACHUNK(no_words) \
18362306a36Sopenharmony_ci	(((fls(no_words) - 1) << 8) & MCHP_I2SMCC_MRB_DMACHUNK_MASK)
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci#define MCHP_I2SMCC_MRB_CLKSEL_MASK		GENMASK(16, 16)
18662306a36Sopenharmony_ci#define MCHP_I2SMCC_MRB_CLKSEL_EXT		(0 << 16)
18762306a36Sopenharmony_ci#define MCHP_I2SMCC_MRB_CLKSEL_INT		(1 << 16)
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci/*
19062306a36Sopenharmony_ci * ---- Status Registers (Read-only) ----
19162306a36Sopenharmony_ci */
19262306a36Sopenharmony_ci#define MCHP_I2SMCC_SR_RXEN		BIT(0)	/* Receiver Enabled */
19362306a36Sopenharmony_ci#define MCHP_I2SMCC_SR_TXEN		BIT(4)	/* Transmitter Enabled */
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci/*
19662306a36Sopenharmony_ci * ---- Interrupt Enable/Disable/Mask/Status Registers A ----
19762306a36Sopenharmony_ci */
19862306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_TXRDY_MASK(ch)		GENMASK((ch) - 1, 0)
19962306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_TXRDYCH(ch)		BIT(ch)
20062306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_TXUNF_MASK(ch)		GENMASK((ch) + 7, 8)
20162306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_TXUNFCH(ch)		BIT((ch) + 8)
20262306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_RXRDY_MASK(ch)		GENMASK((ch) + 15, 16)
20362306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_RXRDYCH(ch)		BIT((ch) + 16)
20462306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_RXOVF_MASK(ch)		GENMASK((ch) + 23, 24)
20562306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_RXOVFCH(ch)		BIT((ch) + 24)
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci/*
20862306a36Sopenharmony_ci * ---- Interrupt Enable/Disable/Mask/Status Registers B ----
20962306a36Sopenharmony_ci */
21062306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_WERR			BIT(0)
21162306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_TXFFRDY			BIT(8)
21262306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_TXFFEMP			BIT(9)
21362306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_RXFFRDY			BIT(12)
21462306a36Sopenharmony_ci#define MCHP_I2SMCC_INT_RXFFFUL			BIT(13)
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci/*
21762306a36Sopenharmony_ci * ---- Version Register (Read-only) ----
21862306a36Sopenharmony_ci */
21962306a36Sopenharmony_ci#define MCHP_I2SMCC_VERSION_MASK		GENMASK(11, 0)
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci#define MCHP_I2SMCC_MAX_CHANNELS		8
22262306a36Sopenharmony_ci#define MCHP_I2MCC_TDM_SLOT_WIDTH		32
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_cistatic const struct regmap_config mchp_i2s_mcc_regmap_config = {
22562306a36Sopenharmony_ci	.reg_bits = 32,
22662306a36Sopenharmony_ci	.reg_stride = 4,
22762306a36Sopenharmony_ci	.val_bits = 32,
22862306a36Sopenharmony_ci	.max_register = MCHP_I2SMCC_VERSION,
22962306a36Sopenharmony_ci};
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_cistruct mchp_i2s_mcc_soc_data {
23262306a36Sopenharmony_ci	unsigned int	data_pin_pair_num;
23362306a36Sopenharmony_ci	bool		has_fifo;
23462306a36Sopenharmony_ci};
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_cistruct mchp_i2s_mcc_dev {
23762306a36Sopenharmony_ci	struct wait_queue_head			wq_txrdy;
23862306a36Sopenharmony_ci	struct wait_queue_head			wq_rxrdy;
23962306a36Sopenharmony_ci	struct device				*dev;
24062306a36Sopenharmony_ci	struct regmap				*regmap;
24162306a36Sopenharmony_ci	struct clk				*pclk;
24262306a36Sopenharmony_ci	struct clk				*gclk;
24362306a36Sopenharmony_ci	const struct mchp_i2s_mcc_soc_data	*soc;
24462306a36Sopenharmony_ci	struct snd_dmaengine_dai_dma_data	playback;
24562306a36Sopenharmony_ci	struct snd_dmaengine_dai_dma_data	capture;
24662306a36Sopenharmony_ci	unsigned int				fmt;
24762306a36Sopenharmony_ci	unsigned int				sysclk;
24862306a36Sopenharmony_ci	unsigned int				frame_length;
24962306a36Sopenharmony_ci	int					tdm_slots;
25062306a36Sopenharmony_ci	int					channels;
25162306a36Sopenharmony_ci	u8					tdm_data_pair;
25262306a36Sopenharmony_ci	unsigned int				gclk_use:1;
25362306a36Sopenharmony_ci	unsigned int				gclk_running:1;
25462306a36Sopenharmony_ci	unsigned int				tx_rdy:1;
25562306a36Sopenharmony_ci	unsigned int				rx_rdy:1;
25662306a36Sopenharmony_ci};
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic irqreturn_t mchp_i2s_mcc_interrupt(int irq, void *dev_id)
25962306a36Sopenharmony_ci{
26062306a36Sopenharmony_ci	struct mchp_i2s_mcc_dev *dev = dev_id;
26162306a36Sopenharmony_ci	u32 sra, imra, srb, imrb, pendinga, pendingb, idra = 0, idrb = 0;
26262306a36Sopenharmony_ci	irqreturn_t ret = IRQ_NONE;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	regmap_read(dev->regmap, MCHP_I2SMCC_IMRA, &imra);
26562306a36Sopenharmony_ci	regmap_read(dev->regmap, MCHP_I2SMCC_ISRA, &sra);
26662306a36Sopenharmony_ci	pendinga = imra & sra;
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	regmap_read(dev->regmap, MCHP_I2SMCC_IMRB, &imrb);
26962306a36Sopenharmony_ci	regmap_read(dev->regmap, MCHP_I2SMCC_ISRB, &srb);
27062306a36Sopenharmony_ci	pendingb = imrb & srb;
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	if (!pendinga && !pendingb)
27362306a36Sopenharmony_ci		return IRQ_NONE;
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci	/*
27662306a36Sopenharmony_ci	 * Tx/Rx ready interrupts are enabled when stopping only, to assure
27762306a36Sopenharmony_ci	 * availability and to disable clocks if necessary
27862306a36Sopenharmony_ci	 */
27962306a36Sopenharmony_ci	if (dev->soc->has_fifo) {
28062306a36Sopenharmony_ci		idrb |= pendingb & (MCHP_I2SMCC_INT_TXFFRDY |
28162306a36Sopenharmony_ci				    MCHP_I2SMCC_INT_RXFFRDY);
28262306a36Sopenharmony_ci	} else {
28362306a36Sopenharmony_ci		idra |= pendinga & (MCHP_I2SMCC_INT_TXRDY_MASK(dev->channels) |
28462306a36Sopenharmony_ci				    MCHP_I2SMCC_INT_RXRDY_MASK(dev->channels));
28562306a36Sopenharmony_ci	}
28662306a36Sopenharmony_ci	if (idra || idrb)
28762306a36Sopenharmony_ci		ret = IRQ_HANDLED;
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	if ((!dev->soc->has_fifo &&
29062306a36Sopenharmony_ci	     (imra & MCHP_I2SMCC_INT_TXRDY_MASK(dev->channels)) &&
29162306a36Sopenharmony_ci	     (imra & MCHP_I2SMCC_INT_TXRDY_MASK(dev->channels)) ==
29262306a36Sopenharmony_ci	     (idra & MCHP_I2SMCC_INT_TXRDY_MASK(dev->channels))) ||
29362306a36Sopenharmony_ci	    (dev->soc->has_fifo && imrb & MCHP_I2SMCC_INT_TXFFRDY)) {
29462306a36Sopenharmony_ci		dev->tx_rdy = 1;
29562306a36Sopenharmony_ci		wake_up_interruptible(&dev->wq_txrdy);
29662306a36Sopenharmony_ci	}
29762306a36Sopenharmony_ci	if ((!dev->soc->has_fifo &&
29862306a36Sopenharmony_ci	     (imra & MCHP_I2SMCC_INT_RXRDY_MASK(dev->channels)) &&
29962306a36Sopenharmony_ci	     (imra & MCHP_I2SMCC_INT_RXRDY_MASK(dev->channels)) ==
30062306a36Sopenharmony_ci	     (idra & MCHP_I2SMCC_INT_RXRDY_MASK(dev->channels))) ||
30162306a36Sopenharmony_ci	    (dev->soc->has_fifo && imrb & MCHP_I2SMCC_INT_RXFFRDY)) {
30262306a36Sopenharmony_ci		dev->rx_rdy = 1;
30362306a36Sopenharmony_ci		wake_up_interruptible(&dev->wq_rxrdy);
30462306a36Sopenharmony_ci	}
30562306a36Sopenharmony_ci	if (dev->soc->has_fifo)
30662306a36Sopenharmony_ci		regmap_write(dev->regmap, MCHP_I2SMCC_IDRB, idrb);
30762306a36Sopenharmony_ci	else
30862306a36Sopenharmony_ci		regmap_write(dev->regmap, MCHP_I2SMCC_IDRA, idra);
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci	return ret;
31162306a36Sopenharmony_ci}
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_cistatic int mchp_i2s_mcc_set_sysclk(struct snd_soc_dai *dai,
31462306a36Sopenharmony_ci				   int clk_id, unsigned int freq, int dir)
31562306a36Sopenharmony_ci{
31662306a36Sopenharmony_ci	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	dev_dbg(dev->dev, "%s() clk_id=%d freq=%u dir=%d\n",
31962306a36Sopenharmony_ci		__func__, clk_id, freq, dir);
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	/* We do not need SYSCLK */
32262306a36Sopenharmony_ci	if (dir == SND_SOC_CLOCK_IN)
32362306a36Sopenharmony_ci		return 0;
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci	dev->sysclk = freq;
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ci	return 0;
32862306a36Sopenharmony_ci}
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_cistatic int mchp_i2s_mcc_set_bclk_ratio(struct snd_soc_dai *dai,
33162306a36Sopenharmony_ci				       unsigned int ratio)
33262306a36Sopenharmony_ci{
33362306a36Sopenharmony_ci	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	dev_dbg(dev->dev, "%s() ratio=%u\n", __func__, ratio);
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci	dev->frame_length = ratio;
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci	return 0;
34062306a36Sopenharmony_ci}
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_cistatic int mchp_i2s_mcc_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
34362306a36Sopenharmony_ci{
34462306a36Sopenharmony_ci	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci	dev_dbg(dev->dev, "%s() fmt=%#x\n", __func__, fmt);
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	/* We don't support any kind of clock inversion */
34962306a36Sopenharmony_ci	if ((fmt & SND_SOC_DAIFMT_INV_MASK) != SND_SOC_DAIFMT_NB_NF)
35062306a36Sopenharmony_ci		return -EINVAL;
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	/* We can't generate only FSYNC */
35362306a36Sopenharmony_ci	if ((fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) == SND_SOC_DAIFMT_BC_FP)
35462306a36Sopenharmony_ci		return -EINVAL;
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_ci	/* We can only reconfigure the IP when it's stopped */
35762306a36Sopenharmony_ci	if (fmt & SND_SOC_DAIFMT_CONT)
35862306a36Sopenharmony_ci		return -EINVAL;
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	dev->fmt = fmt;
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci	return 0;
36362306a36Sopenharmony_ci}
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_cistatic int mchp_i2s_mcc_set_dai_tdm_slot(struct snd_soc_dai *dai,
36662306a36Sopenharmony_ci					 unsigned int tx_mask,
36762306a36Sopenharmony_ci					 unsigned int rx_mask,
36862306a36Sopenharmony_ci					 int slots, int slot_width)
36962306a36Sopenharmony_ci{
37062306a36Sopenharmony_ci	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	dev_dbg(dev->dev,
37362306a36Sopenharmony_ci		"%s() tx_mask=0x%08x rx_mask=0x%08x slots=%d width=%d\n",
37462306a36Sopenharmony_ci		__func__, tx_mask, rx_mask, slots, slot_width);
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	if (slots < 0 || slots > MCHP_I2SMCC_MAX_CHANNELS ||
37762306a36Sopenharmony_ci	    slot_width != MCHP_I2MCC_TDM_SLOT_WIDTH)
37862306a36Sopenharmony_ci		return -EINVAL;
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	if (slots) {
38162306a36Sopenharmony_ci		/* We do not support daisy chain */
38262306a36Sopenharmony_ci		if (rx_mask != GENMASK(slots - 1, 0) ||
38362306a36Sopenharmony_ci		    rx_mask != tx_mask)
38462306a36Sopenharmony_ci			return -EINVAL;
38562306a36Sopenharmony_ci	}
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_ci	dev->tdm_slots = slots;
38862306a36Sopenharmony_ci	dev->frame_length = slots * MCHP_I2MCC_TDM_SLOT_WIDTH;
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci	return 0;
39162306a36Sopenharmony_ci}
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_cistatic int mchp_i2s_mcc_clk_get_rate_diff(struct clk *clk,
39462306a36Sopenharmony_ci					  unsigned long rate,
39562306a36Sopenharmony_ci					  struct clk **best_clk,
39662306a36Sopenharmony_ci					  unsigned long *best_rate,
39762306a36Sopenharmony_ci					  unsigned long *best_diff_rate)
39862306a36Sopenharmony_ci{
39962306a36Sopenharmony_ci	long round_rate;
40062306a36Sopenharmony_ci	unsigned int diff_rate;
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci	round_rate = clk_round_rate(clk, rate);
40362306a36Sopenharmony_ci	if (round_rate < 0)
40462306a36Sopenharmony_ci		return (int)round_rate;
40562306a36Sopenharmony_ci
40662306a36Sopenharmony_ci	diff_rate = abs(rate - round_rate);
40762306a36Sopenharmony_ci	if (diff_rate < *best_diff_rate) {
40862306a36Sopenharmony_ci		*best_clk = clk;
40962306a36Sopenharmony_ci		*best_diff_rate = diff_rate;
41062306a36Sopenharmony_ci		*best_rate = rate;
41162306a36Sopenharmony_ci	}
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_ci	return 0;
41462306a36Sopenharmony_ci}
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_cistatic int mchp_i2s_mcc_config_divs(struct mchp_i2s_mcc_dev *dev,
41762306a36Sopenharmony_ci				    unsigned int bclk, unsigned int *mra,
41862306a36Sopenharmony_ci				    unsigned long *best_rate)
41962306a36Sopenharmony_ci{
42062306a36Sopenharmony_ci	unsigned long clk_rate;
42162306a36Sopenharmony_ci	unsigned long lcm_rate;
42262306a36Sopenharmony_ci	unsigned long best_diff_rate = ~0;
42362306a36Sopenharmony_ci	unsigned int sysclk;
42462306a36Sopenharmony_ci	struct clk *best_clk = NULL;
42562306a36Sopenharmony_ci	int ret;
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_ci	/* For code simplification */
42862306a36Sopenharmony_ci	if (!dev->sysclk)
42962306a36Sopenharmony_ci		sysclk = bclk;
43062306a36Sopenharmony_ci	else
43162306a36Sopenharmony_ci		sysclk = dev->sysclk;
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci	/*
43462306a36Sopenharmony_ci	 * MCLK is Selected CLK / (2 * IMCKDIV),
43562306a36Sopenharmony_ci	 * BCLK is Selected CLK / (2 * ISCKDIV);
43662306a36Sopenharmony_ci	 * if IMCKDIV or ISCKDIV are 0, MCLK or BCLK = Selected CLK
43762306a36Sopenharmony_ci	 */
43862306a36Sopenharmony_ci	lcm_rate = lcm(sysclk, bclk);
43962306a36Sopenharmony_ci	if ((lcm_rate / sysclk % 2 == 1 && lcm_rate / sysclk > 2) ||
44062306a36Sopenharmony_ci	    (lcm_rate / bclk % 2 == 1 && lcm_rate / bclk > 2))
44162306a36Sopenharmony_ci		lcm_rate *= 2;
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_ci	for (clk_rate = lcm_rate;
44462306a36Sopenharmony_ci	     (clk_rate == sysclk || clk_rate / (sysclk * 2) <= GENMASK(5, 0)) &&
44562306a36Sopenharmony_ci	     (clk_rate == bclk || clk_rate / (bclk * 2) <= GENMASK(5, 0));
44662306a36Sopenharmony_ci	     clk_rate += lcm_rate) {
44762306a36Sopenharmony_ci		ret = mchp_i2s_mcc_clk_get_rate_diff(dev->gclk, clk_rate,
44862306a36Sopenharmony_ci						     &best_clk, best_rate,
44962306a36Sopenharmony_ci						     &best_diff_rate);
45062306a36Sopenharmony_ci		if (ret) {
45162306a36Sopenharmony_ci			dev_err(dev->dev, "gclk error for rate %lu: %d",
45262306a36Sopenharmony_ci				clk_rate, ret);
45362306a36Sopenharmony_ci		} else {
45462306a36Sopenharmony_ci			if (!best_diff_rate) {
45562306a36Sopenharmony_ci				dev_dbg(dev->dev, "found perfect rate on gclk: %lu\n",
45662306a36Sopenharmony_ci					clk_rate);
45762306a36Sopenharmony_ci				break;
45862306a36Sopenharmony_ci			}
45962306a36Sopenharmony_ci		}
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_ci		ret = mchp_i2s_mcc_clk_get_rate_diff(dev->pclk, clk_rate,
46262306a36Sopenharmony_ci						     &best_clk, best_rate,
46362306a36Sopenharmony_ci						     &best_diff_rate);
46462306a36Sopenharmony_ci		if (ret) {
46562306a36Sopenharmony_ci			dev_err(dev->dev, "pclk error for rate %lu: %d",
46662306a36Sopenharmony_ci				clk_rate, ret);
46762306a36Sopenharmony_ci		} else {
46862306a36Sopenharmony_ci			if (!best_diff_rate) {
46962306a36Sopenharmony_ci				dev_dbg(dev->dev, "found perfect rate on pclk: %lu\n",
47062306a36Sopenharmony_ci					clk_rate);
47162306a36Sopenharmony_ci				break;
47262306a36Sopenharmony_ci			}
47362306a36Sopenharmony_ci		}
47462306a36Sopenharmony_ci	}
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_ci	/* check if clocks returned only errors */
47762306a36Sopenharmony_ci	if (!best_clk) {
47862306a36Sopenharmony_ci		dev_err(dev->dev, "unable to change rate to clocks\n");
47962306a36Sopenharmony_ci		return -EINVAL;
48062306a36Sopenharmony_ci	}
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci	dev_dbg(dev->dev, "source CLK is %s with rate %lu, diff %lu\n",
48362306a36Sopenharmony_ci		best_clk == dev->pclk ? "pclk" : "gclk",
48462306a36Sopenharmony_ci		*best_rate, best_diff_rate);
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_ci	/* Configure divisors */
48762306a36Sopenharmony_ci	if (dev->sysclk)
48862306a36Sopenharmony_ci		*mra |= MCHP_I2SMCC_MRA_IMCKDIV(*best_rate / (2 * sysclk));
48962306a36Sopenharmony_ci	*mra |= MCHP_I2SMCC_MRA_ISCKDIV(*best_rate / (2 * bclk));
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci	if (best_clk == dev->gclk)
49262306a36Sopenharmony_ci		*mra |= MCHP_I2SMCC_MRA_SRCCLK_GCLK;
49362306a36Sopenharmony_ci	else
49462306a36Sopenharmony_ci		*mra |= MCHP_I2SMCC_MRA_SRCCLK_PCLK;
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci	return 0;
49762306a36Sopenharmony_ci}
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_cistatic int mchp_i2s_mcc_is_running(struct mchp_i2s_mcc_dev *dev)
50062306a36Sopenharmony_ci{
50162306a36Sopenharmony_ci	u32 sr;
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_ci	regmap_read(dev->regmap, MCHP_I2SMCC_SR, &sr);
50462306a36Sopenharmony_ci	return !!(sr & (MCHP_I2SMCC_SR_TXEN | MCHP_I2SMCC_SR_RXEN));
50562306a36Sopenharmony_ci}
50662306a36Sopenharmony_ci
50762306a36Sopenharmony_cistatic int mchp_i2s_mcc_hw_params(struct snd_pcm_substream *substream,
50862306a36Sopenharmony_ci				  struct snd_pcm_hw_params *params,
50962306a36Sopenharmony_ci				  struct snd_soc_dai *dai)
51062306a36Sopenharmony_ci{
51162306a36Sopenharmony_ci	unsigned long rate = 0;
51262306a36Sopenharmony_ci	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
51362306a36Sopenharmony_ci	u32 mra = 0;
51462306a36Sopenharmony_ci	u32 mrb = 0;
51562306a36Sopenharmony_ci	unsigned int channels = params_channels(params);
51662306a36Sopenharmony_ci	unsigned int frame_length = dev->frame_length;
51762306a36Sopenharmony_ci	unsigned int bclk_rate;
51862306a36Sopenharmony_ci	int set_divs = 0;
51962306a36Sopenharmony_ci	int ret;
52062306a36Sopenharmony_ci	bool is_playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_ci	dev_dbg(dev->dev, "%s() rate=%u format=%#x width=%u channels=%u\n",
52362306a36Sopenharmony_ci		__func__, params_rate(params), params_format(params),
52462306a36Sopenharmony_ci		params_width(params), params_channels(params));
52562306a36Sopenharmony_ci
52662306a36Sopenharmony_ci	switch (dev->fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
52762306a36Sopenharmony_ci	case SND_SOC_DAIFMT_I2S:
52862306a36Sopenharmony_ci		if (dev->tdm_slots) {
52962306a36Sopenharmony_ci			dev_err(dev->dev, "I2S with TDM is not supported\n");
53062306a36Sopenharmony_ci			return -EINVAL;
53162306a36Sopenharmony_ci		}
53262306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_FORMAT_I2S;
53362306a36Sopenharmony_ci		break;
53462306a36Sopenharmony_ci	case SND_SOC_DAIFMT_LEFT_J:
53562306a36Sopenharmony_ci		if (dev->tdm_slots) {
53662306a36Sopenharmony_ci			dev_err(dev->dev, "Left-Justified with TDM is not supported\n");
53762306a36Sopenharmony_ci			return -EINVAL;
53862306a36Sopenharmony_ci		}
53962306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_FORMAT_LJ;
54062306a36Sopenharmony_ci		break;
54162306a36Sopenharmony_ci	case SND_SOC_DAIFMT_DSP_A:
54262306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_FORMAT_TDM;
54362306a36Sopenharmony_ci		break;
54462306a36Sopenharmony_ci	default:
54562306a36Sopenharmony_ci		dev_err(dev->dev, "unsupported bus format\n");
54662306a36Sopenharmony_ci		return -EINVAL;
54762306a36Sopenharmony_ci	}
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_ci	switch (dev->fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
55062306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BP_FP:
55162306a36Sopenharmony_ci		/* cpu is BCLK and LRC master */
55262306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_MODE_MASTER;
55362306a36Sopenharmony_ci		if (dev->sysclk)
55462306a36Sopenharmony_ci			mra |= MCHP_I2SMCC_MRA_IMCKMODE_GEN;
55562306a36Sopenharmony_ci		set_divs = 1;
55662306a36Sopenharmony_ci		break;
55762306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BP_FC:
55862306a36Sopenharmony_ci		/* cpu is BCLK master */
55962306a36Sopenharmony_ci		mrb |= MCHP_I2SMCC_MRB_CLKSEL_INT;
56062306a36Sopenharmony_ci		set_divs = 1;
56162306a36Sopenharmony_ci		fallthrough;
56262306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BC_FC:
56362306a36Sopenharmony_ci		/* cpu is slave */
56462306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_MODE_SLAVE;
56562306a36Sopenharmony_ci		if (dev->sysclk)
56662306a36Sopenharmony_ci			dev_warn(dev->dev, "Unable to generate MCLK in Slave mode\n");
56762306a36Sopenharmony_ci		break;
56862306a36Sopenharmony_ci	default:
56962306a36Sopenharmony_ci		dev_err(dev->dev, "unsupported master/slave mode\n");
57062306a36Sopenharmony_ci		return -EINVAL;
57162306a36Sopenharmony_ci	}
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_ci	if (dev->fmt & (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_LEFT_J)) {
57462306a36Sopenharmony_ci		/* for I2S and LEFT_J one pin is needed for every 2 channels */
57562306a36Sopenharmony_ci		if (channels > dev->soc->data_pin_pair_num * 2) {
57662306a36Sopenharmony_ci			dev_err(dev->dev,
57762306a36Sopenharmony_ci				"unsupported number of audio channels: %d\n",
57862306a36Sopenharmony_ci				channels);
57962306a36Sopenharmony_ci			return -EINVAL;
58062306a36Sopenharmony_ci		}
58162306a36Sopenharmony_ci
58262306a36Sopenharmony_ci		/* enable for interleaved format */
58362306a36Sopenharmony_ci		mrb |= MCHP_I2SMCC_MRB_CRAMODE_REGULAR;
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_ci		switch (channels) {
58662306a36Sopenharmony_ci		case 1:
58762306a36Sopenharmony_ci			if (is_playback)
58862306a36Sopenharmony_ci				mra |= MCHP_I2SMCC_MRA_TXMONO;
58962306a36Sopenharmony_ci			else
59062306a36Sopenharmony_ci				mra |= MCHP_I2SMCC_MRA_RXMONO;
59162306a36Sopenharmony_ci			break;
59262306a36Sopenharmony_ci		case 2:
59362306a36Sopenharmony_ci			break;
59462306a36Sopenharmony_ci		case 4:
59562306a36Sopenharmony_ci			mra |= MCHP_I2SMCC_MRA_WIRECFG_I2S_2_TDM_1;
59662306a36Sopenharmony_ci			break;
59762306a36Sopenharmony_ci		case 8:
59862306a36Sopenharmony_ci			mra |= MCHP_I2SMCC_MRA_WIRECFG_I2S_4_TDM_2;
59962306a36Sopenharmony_ci			break;
60062306a36Sopenharmony_ci		default:
60162306a36Sopenharmony_ci			dev_err(dev->dev, "unsupported number of audio channels\n");
60262306a36Sopenharmony_ci			return -EINVAL;
60362306a36Sopenharmony_ci		}
60462306a36Sopenharmony_ci
60562306a36Sopenharmony_ci		if (!frame_length)
60662306a36Sopenharmony_ci			frame_length = 2 * params_physical_width(params);
60762306a36Sopenharmony_ci	} else if (dev->fmt & SND_SOC_DAIFMT_DSP_A) {
60862306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_WIRECFG_TDM(dev->tdm_data_pair);
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci		if (dev->tdm_slots) {
61162306a36Sopenharmony_ci			if (channels % 2 && channels * 2 <= dev->tdm_slots) {
61262306a36Sopenharmony_ci				/*
61362306a36Sopenharmony_ci				 * Duplicate data for even-numbered channels
61462306a36Sopenharmony_ci				 * to odd-numbered channels
61562306a36Sopenharmony_ci				 */
61662306a36Sopenharmony_ci				if (is_playback)
61762306a36Sopenharmony_ci					mra |= MCHP_I2SMCC_MRA_TXMONO;
61862306a36Sopenharmony_ci				else
61962306a36Sopenharmony_ci					mra |= MCHP_I2SMCC_MRA_RXMONO;
62062306a36Sopenharmony_ci			}
62162306a36Sopenharmony_ci			channels = dev->tdm_slots;
62262306a36Sopenharmony_ci		}
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_NBCHAN(channels);
62562306a36Sopenharmony_ci		if (!frame_length)
62662306a36Sopenharmony_ci			frame_length = channels * MCHP_I2MCC_TDM_SLOT_WIDTH;
62762306a36Sopenharmony_ci	}
62862306a36Sopenharmony_ci
62962306a36Sopenharmony_ci	/*
63062306a36Sopenharmony_ci	 * We must have the same burst size configured
63162306a36Sopenharmony_ci	 * in the DMA transfer and in out IP
63262306a36Sopenharmony_ci	 */
63362306a36Sopenharmony_ci	mrb |= MCHP_I2SMCC_MRB_DMACHUNK(channels);
63462306a36Sopenharmony_ci	if (is_playback)
63562306a36Sopenharmony_ci		dev->playback.maxburst = 1 << (fls(channels) - 1);
63662306a36Sopenharmony_ci	else
63762306a36Sopenharmony_ci		dev->capture.maxburst = 1 << (fls(channels) - 1);
63862306a36Sopenharmony_ci
63962306a36Sopenharmony_ci	switch (params_format(params)) {
64062306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S8:
64162306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_DATALENGTH_8_BITS;
64262306a36Sopenharmony_ci		break;
64362306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S16_LE:
64462306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_DATALENGTH_16_BITS;
64562306a36Sopenharmony_ci		break;
64662306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S18_3LE:
64762306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_DATALENGTH_18_BITS |
64862306a36Sopenharmony_ci		       MCHP_I2SMCC_MRA_IWS;
64962306a36Sopenharmony_ci		break;
65062306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S20_3LE:
65162306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_DATALENGTH_20_BITS |
65262306a36Sopenharmony_ci		       MCHP_I2SMCC_MRA_IWS;
65362306a36Sopenharmony_ci		break;
65462306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S24_3LE:
65562306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_DATALENGTH_24_BITS |
65662306a36Sopenharmony_ci		       MCHP_I2SMCC_MRA_IWS;
65762306a36Sopenharmony_ci		break;
65862306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S24_LE:
65962306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_DATALENGTH_24_BITS;
66062306a36Sopenharmony_ci		break;
66162306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S32_LE:
66262306a36Sopenharmony_ci		mra |= MCHP_I2SMCC_MRA_DATALENGTH_32_BITS;
66362306a36Sopenharmony_ci		break;
66462306a36Sopenharmony_ci	default:
66562306a36Sopenharmony_ci		dev_err(dev->dev, "unsupported size/endianness for audio samples\n");
66662306a36Sopenharmony_ci		return -EINVAL;
66762306a36Sopenharmony_ci	}
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ci	if (set_divs) {
67062306a36Sopenharmony_ci		bclk_rate = frame_length * params_rate(params);
67162306a36Sopenharmony_ci		ret = mchp_i2s_mcc_config_divs(dev, bclk_rate, &mra,
67262306a36Sopenharmony_ci					       &rate);
67362306a36Sopenharmony_ci		if (ret) {
67462306a36Sopenharmony_ci			dev_err(dev->dev,
67562306a36Sopenharmony_ci				"unable to configure the divisors: %d\n", ret);
67662306a36Sopenharmony_ci			return ret;
67762306a36Sopenharmony_ci		}
67862306a36Sopenharmony_ci	}
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci	/* enable FIFO if available */
68162306a36Sopenharmony_ci	if (dev->soc->has_fifo)
68262306a36Sopenharmony_ci		mrb |= MCHP_I2SMCC_MRB_FIFOEN;
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_ci	/*
68562306a36Sopenharmony_ci	 * If we are already running, the wanted setup must be
68662306a36Sopenharmony_ci	 * the same with the one that's currently ongoing
68762306a36Sopenharmony_ci	 */
68862306a36Sopenharmony_ci	if (mchp_i2s_mcc_is_running(dev)) {
68962306a36Sopenharmony_ci		u32 mra_cur;
69062306a36Sopenharmony_ci		u32 mrb_cur;
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_ci		regmap_read(dev->regmap, MCHP_I2SMCC_MRA, &mra_cur);
69362306a36Sopenharmony_ci		regmap_read(dev->regmap, MCHP_I2SMCC_MRB, &mrb_cur);
69462306a36Sopenharmony_ci		if (mra != mra_cur || mrb != mrb_cur)
69562306a36Sopenharmony_ci			return -EINVAL;
69662306a36Sopenharmony_ci
69762306a36Sopenharmony_ci		return 0;
69862306a36Sopenharmony_ci	}
69962306a36Sopenharmony_ci
70062306a36Sopenharmony_ci	if (mra & MCHP_I2SMCC_MRA_SRCCLK_GCLK && !dev->gclk_use) {
70162306a36Sopenharmony_ci		/* set the rate */
70262306a36Sopenharmony_ci		ret = clk_set_rate(dev->gclk, rate);
70362306a36Sopenharmony_ci		if (ret) {
70462306a36Sopenharmony_ci			dev_err(dev->dev,
70562306a36Sopenharmony_ci				"unable to set rate %lu to GCLK: %d\n",
70662306a36Sopenharmony_ci				rate, ret);
70762306a36Sopenharmony_ci			return ret;
70862306a36Sopenharmony_ci		}
70962306a36Sopenharmony_ci
71062306a36Sopenharmony_ci		ret = clk_prepare(dev->gclk);
71162306a36Sopenharmony_ci		if (ret < 0) {
71262306a36Sopenharmony_ci			dev_err(dev->dev, "unable to prepare GCLK: %d\n", ret);
71362306a36Sopenharmony_ci			return ret;
71462306a36Sopenharmony_ci		}
71562306a36Sopenharmony_ci		dev->gclk_use = 1;
71662306a36Sopenharmony_ci	}
71762306a36Sopenharmony_ci
71862306a36Sopenharmony_ci	/* Save the number of channels to know what interrupts to enable */
71962306a36Sopenharmony_ci	dev->channels = channels;
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_ci	ret = regmap_write(dev->regmap, MCHP_I2SMCC_MRA, mra);
72262306a36Sopenharmony_ci	if (ret < 0) {
72362306a36Sopenharmony_ci		if (dev->gclk_use) {
72462306a36Sopenharmony_ci			clk_unprepare(dev->gclk);
72562306a36Sopenharmony_ci			dev->gclk_use = 0;
72662306a36Sopenharmony_ci		}
72762306a36Sopenharmony_ci		return ret;
72862306a36Sopenharmony_ci	}
72962306a36Sopenharmony_ci	return regmap_write(dev->regmap, MCHP_I2SMCC_MRB, mrb);
73062306a36Sopenharmony_ci}
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_cistatic int mchp_i2s_mcc_hw_free(struct snd_pcm_substream *substream,
73362306a36Sopenharmony_ci				struct snd_soc_dai *dai)
73462306a36Sopenharmony_ci{
73562306a36Sopenharmony_ci	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
73662306a36Sopenharmony_ci	bool is_playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
73762306a36Sopenharmony_ci	long err;
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_ci	if (is_playback) {
74062306a36Sopenharmony_ci		err = wait_event_interruptible_timeout(dev->wq_txrdy,
74162306a36Sopenharmony_ci						       dev->tx_rdy,
74262306a36Sopenharmony_ci						       msecs_to_jiffies(500));
74362306a36Sopenharmony_ci		if (err == 0) {
74462306a36Sopenharmony_ci			dev_warn_once(dev->dev,
74562306a36Sopenharmony_ci				      "Timeout waiting for Tx ready\n");
74662306a36Sopenharmony_ci			if (dev->soc->has_fifo)
74762306a36Sopenharmony_ci				regmap_write(dev->regmap, MCHP_I2SMCC_IDRB,
74862306a36Sopenharmony_ci					     MCHP_I2SMCC_INT_TXFFRDY);
74962306a36Sopenharmony_ci			else
75062306a36Sopenharmony_ci				regmap_write(dev->regmap, MCHP_I2SMCC_IDRA,
75162306a36Sopenharmony_ci					     MCHP_I2SMCC_INT_TXRDY_MASK(dev->channels));
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_ci			dev->tx_rdy = 1;
75462306a36Sopenharmony_ci		}
75562306a36Sopenharmony_ci	} else {
75662306a36Sopenharmony_ci		err = wait_event_interruptible_timeout(dev->wq_rxrdy,
75762306a36Sopenharmony_ci						       dev->rx_rdy,
75862306a36Sopenharmony_ci						       msecs_to_jiffies(500));
75962306a36Sopenharmony_ci		if (err == 0) {
76062306a36Sopenharmony_ci			dev_warn_once(dev->dev,
76162306a36Sopenharmony_ci				      "Timeout waiting for Rx ready\n");
76262306a36Sopenharmony_ci			if (dev->soc->has_fifo)
76362306a36Sopenharmony_ci				regmap_write(dev->regmap, MCHP_I2SMCC_IDRB,
76462306a36Sopenharmony_ci					     MCHP_I2SMCC_INT_RXFFRDY);
76562306a36Sopenharmony_ci			else
76662306a36Sopenharmony_ci				regmap_write(dev->regmap, MCHP_I2SMCC_IDRA,
76762306a36Sopenharmony_ci					     MCHP_I2SMCC_INT_RXRDY_MASK(dev->channels));
76862306a36Sopenharmony_ci			dev->rx_rdy = 1;
76962306a36Sopenharmony_ci		}
77062306a36Sopenharmony_ci	}
77162306a36Sopenharmony_ci
77262306a36Sopenharmony_ci	if (!mchp_i2s_mcc_is_running(dev)) {
77362306a36Sopenharmony_ci		regmap_write(dev->regmap, MCHP_I2SMCC_CR, MCHP_I2SMCC_CR_CKDIS);
77462306a36Sopenharmony_ci
77562306a36Sopenharmony_ci		if (dev->gclk_running) {
77662306a36Sopenharmony_ci			clk_disable(dev->gclk);
77762306a36Sopenharmony_ci			dev->gclk_running = 0;
77862306a36Sopenharmony_ci		}
77962306a36Sopenharmony_ci		if (dev->gclk_use) {
78062306a36Sopenharmony_ci			clk_unprepare(dev->gclk);
78162306a36Sopenharmony_ci			dev->gclk_use = 0;
78262306a36Sopenharmony_ci		}
78362306a36Sopenharmony_ci	}
78462306a36Sopenharmony_ci
78562306a36Sopenharmony_ci	return 0;
78662306a36Sopenharmony_ci}
78762306a36Sopenharmony_ci
78862306a36Sopenharmony_cistatic int mchp_i2s_mcc_trigger(struct snd_pcm_substream *substream, int cmd,
78962306a36Sopenharmony_ci				struct snd_soc_dai *dai)
79062306a36Sopenharmony_ci{
79162306a36Sopenharmony_ci	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
79262306a36Sopenharmony_ci	bool is_playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
79362306a36Sopenharmony_ci	u32 cr = 0;
79462306a36Sopenharmony_ci	u32 iera = 0, ierb = 0;
79562306a36Sopenharmony_ci	u32 sr;
79662306a36Sopenharmony_ci	int err;
79762306a36Sopenharmony_ci
79862306a36Sopenharmony_ci	switch (cmd) {
79962306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_START:
80062306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_RESUME:
80162306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
80262306a36Sopenharmony_ci		if (is_playback)
80362306a36Sopenharmony_ci			cr = MCHP_I2SMCC_CR_TXEN | MCHP_I2SMCC_CR_CKEN;
80462306a36Sopenharmony_ci		else
80562306a36Sopenharmony_ci			cr = MCHP_I2SMCC_CR_RXEN | MCHP_I2SMCC_CR_CKEN;
80662306a36Sopenharmony_ci		break;
80762306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_STOP:
80862306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_SUSPEND:
80962306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
81062306a36Sopenharmony_ci		regmap_read(dev->regmap, MCHP_I2SMCC_SR, &sr);
81162306a36Sopenharmony_ci		if (is_playback && (sr & MCHP_I2SMCC_SR_TXEN)) {
81262306a36Sopenharmony_ci			cr = MCHP_I2SMCC_CR_TXDIS;
81362306a36Sopenharmony_ci			dev->tx_rdy = 0;
81462306a36Sopenharmony_ci			/*
81562306a36Sopenharmony_ci			 * Enable Tx Ready interrupts on all channels
81662306a36Sopenharmony_ci			 * to assure all data is sent
81762306a36Sopenharmony_ci			 */
81862306a36Sopenharmony_ci			if (dev->soc->has_fifo)
81962306a36Sopenharmony_ci				ierb = MCHP_I2SMCC_INT_TXFFRDY;
82062306a36Sopenharmony_ci			else
82162306a36Sopenharmony_ci				iera = MCHP_I2SMCC_INT_TXRDY_MASK(dev->channels);
82262306a36Sopenharmony_ci		} else if (!is_playback && (sr & MCHP_I2SMCC_SR_RXEN)) {
82362306a36Sopenharmony_ci			cr = MCHP_I2SMCC_CR_RXDIS;
82462306a36Sopenharmony_ci			dev->rx_rdy = 0;
82562306a36Sopenharmony_ci			/*
82662306a36Sopenharmony_ci			 * Enable Rx Ready interrupts on all channels
82762306a36Sopenharmony_ci			 * to assure all data is received
82862306a36Sopenharmony_ci			 */
82962306a36Sopenharmony_ci			if (dev->soc->has_fifo)
83062306a36Sopenharmony_ci				ierb = MCHP_I2SMCC_INT_RXFFRDY;
83162306a36Sopenharmony_ci			else
83262306a36Sopenharmony_ci				iera = MCHP_I2SMCC_INT_RXRDY_MASK(dev->channels);
83362306a36Sopenharmony_ci		}
83462306a36Sopenharmony_ci		break;
83562306a36Sopenharmony_ci	default:
83662306a36Sopenharmony_ci		return -EINVAL;
83762306a36Sopenharmony_ci	}
83862306a36Sopenharmony_ci
83962306a36Sopenharmony_ci	if ((cr & MCHP_I2SMCC_CR_CKEN) && dev->gclk_use &&
84062306a36Sopenharmony_ci	    !dev->gclk_running) {
84162306a36Sopenharmony_ci		err = clk_enable(dev->gclk);
84262306a36Sopenharmony_ci		if (err) {
84362306a36Sopenharmony_ci			dev_err_once(dev->dev, "failed to enable GCLK: %d\n",
84462306a36Sopenharmony_ci				     err);
84562306a36Sopenharmony_ci		} else {
84662306a36Sopenharmony_ci			dev->gclk_running = 1;
84762306a36Sopenharmony_ci		}
84862306a36Sopenharmony_ci	}
84962306a36Sopenharmony_ci
85062306a36Sopenharmony_ci	if (dev->soc->has_fifo)
85162306a36Sopenharmony_ci		regmap_write(dev->regmap, MCHP_I2SMCC_IERB, ierb);
85262306a36Sopenharmony_ci	else
85362306a36Sopenharmony_ci		regmap_write(dev->regmap, MCHP_I2SMCC_IERA, iera);
85462306a36Sopenharmony_ci	regmap_write(dev->regmap, MCHP_I2SMCC_CR, cr);
85562306a36Sopenharmony_ci
85662306a36Sopenharmony_ci	return 0;
85762306a36Sopenharmony_ci}
85862306a36Sopenharmony_ci
85962306a36Sopenharmony_cistatic int mchp_i2s_mcc_startup(struct snd_pcm_substream *substream,
86062306a36Sopenharmony_ci				struct snd_soc_dai *dai)
86162306a36Sopenharmony_ci{
86262306a36Sopenharmony_ci	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
86362306a36Sopenharmony_ci
86462306a36Sopenharmony_ci	/* Software reset the IP if it's not running */
86562306a36Sopenharmony_ci	if (!mchp_i2s_mcc_is_running(dev)) {
86662306a36Sopenharmony_ci		return regmap_write(dev->regmap, MCHP_I2SMCC_CR,
86762306a36Sopenharmony_ci				    MCHP_I2SMCC_CR_SWRST);
86862306a36Sopenharmony_ci	}
86962306a36Sopenharmony_ci
87062306a36Sopenharmony_ci	return 0;
87162306a36Sopenharmony_ci}
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_cistatic int mchp_i2s_mcc_dai_probe(struct snd_soc_dai *dai)
87462306a36Sopenharmony_ci{
87562306a36Sopenharmony_ci	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
87662306a36Sopenharmony_ci
87762306a36Sopenharmony_ci	init_waitqueue_head(&dev->wq_txrdy);
87862306a36Sopenharmony_ci	init_waitqueue_head(&dev->wq_rxrdy);
87962306a36Sopenharmony_ci	dev->tx_rdy = 1;
88062306a36Sopenharmony_ci	dev->rx_rdy = 1;
88162306a36Sopenharmony_ci
88262306a36Sopenharmony_ci	snd_soc_dai_init_dma_data(dai, &dev->playback, &dev->capture);
88362306a36Sopenharmony_ci
88462306a36Sopenharmony_ci	return 0;
88562306a36Sopenharmony_ci}
88662306a36Sopenharmony_ci
88762306a36Sopenharmony_cistatic const struct snd_soc_dai_ops mchp_i2s_mcc_dai_ops = {
88862306a36Sopenharmony_ci	.probe		= mchp_i2s_mcc_dai_probe,
88962306a36Sopenharmony_ci	.set_sysclk	= mchp_i2s_mcc_set_sysclk,
89062306a36Sopenharmony_ci	.set_bclk_ratio	= mchp_i2s_mcc_set_bclk_ratio,
89162306a36Sopenharmony_ci	.startup	= mchp_i2s_mcc_startup,
89262306a36Sopenharmony_ci	.trigger	= mchp_i2s_mcc_trigger,
89362306a36Sopenharmony_ci	.hw_params	= mchp_i2s_mcc_hw_params,
89462306a36Sopenharmony_ci	.hw_free	= mchp_i2s_mcc_hw_free,
89562306a36Sopenharmony_ci	.set_fmt	= mchp_i2s_mcc_set_dai_fmt,
89662306a36Sopenharmony_ci	.set_tdm_slot	= mchp_i2s_mcc_set_dai_tdm_slot,
89762306a36Sopenharmony_ci};
89862306a36Sopenharmony_ci
89962306a36Sopenharmony_ci#define MCHP_I2SMCC_RATES              SNDRV_PCM_RATE_8000_192000
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_ci#define MCHP_I2SMCC_FORMATS	(SNDRV_PCM_FMTBIT_S8 |          \
90262306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S16_LE |      \
90362306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S18_3LE |     \
90462306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S20_3LE |     \
90562306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S24_3LE |     \
90662306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S24_LE |      \
90762306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S32_LE)
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_cistatic struct snd_soc_dai_driver mchp_i2s_mcc_dai = {
91062306a36Sopenharmony_ci	.playback = {
91162306a36Sopenharmony_ci		.stream_name = "I2SMCC-Playback",
91262306a36Sopenharmony_ci		.channels_min = 1,
91362306a36Sopenharmony_ci		.channels_max = 8,
91462306a36Sopenharmony_ci		.rates = MCHP_I2SMCC_RATES,
91562306a36Sopenharmony_ci		.formats = MCHP_I2SMCC_FORMATS,
91662306a36Sopenharmony_ci	},
91762306a36Sopenharmony_ci	.capture = {
91862306a36Sopenharmony_ci		.stream_name = "I2SMCC-Capture",
91962306a36Sopenharmony_ci		.channels_min = 1,
92062306a36Sopenharmony_ci		.channels_max = 8,
92162306a36Sopenharmony_ci		.rates = MCHP_I2SMCC_RATES,
92262306a36Sopenharmony_ci		.formats = MCHP_I2SMCC_FORMATS,
92362306a36Sopenharmony_ci	},
92462306a36Sopenharmony_ci	.ops = &mchp_i2s_mcc_dai_ops,
92562306a36Sopenharmony_ci	.symmetric_rate = 1,
92662306a36Sopenharmony_ci	.symmetric_sample_bits = 1,
92762306a36Sopenharmony_ci	.symmetric_channels = 1,
92862306a36Sopenharmony_ci};
92962306a36Sopenharmony_ci
93062306a36Sopenharmony_cistatic const struct snd_soc_component_driver mchp_i2s_mcc_component = {
93162306a36Sopenharmony_ci	.name			= "mchp-i2s-mcc",
93262306a36Sopenharmony_ci	.legacy_dai_naming	= 1,
93362306a36Sopenharmony_ci};
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_ci#ifdef CONFIG_OF
93662306a36Sopenharmony_cistatic struct mchp_i2s_mcc_soc_data mchp_i2s_mcc_sam9x60 = {
93762306a36Sopenharmony_ci	.data_pin_pair_num = 1,
93862306a36Sopenharmony_ci};
93962306a36Sopenharmony_ci
94062306a36Sopenharmony_cistatic struct mchp_i2s_mcc_soc_data mchp_i2s_mcc_sama7g5 = {
94162306a36Sopenharmony_ci	.data_pin_pair_num = 4,
94262306a36Sopenharmony_ci	.has_fifo = true,
94362306a36Sopenharmony_ci};
94462306a36Sopenharmony_ci
94562306a36Sopenharmony_cistatic const struct of_device_id mchp_i2s_mcc_dt_ids[] = {
94662306a36Sopenharmony_ci	{
94762306a36Sopenharmony_ci		.compatible = "microchip,sam9x60-i2smcc",
94862306a36Sopenharmony_ci		.data = &mchp_i2s_mcc_sam9x60,
94962306a36Sopenharmony_ci	},
95062306a36Sopenharmony_ci	{
95162306a36Sopenharmony_ci		.compatible = "microchip,sama7g5-i2smcc",
95262306a36Sopenharmony_ci		.data = &mchp_i2s_mcc_sama7g5,
95362306a36Sopenharmony_ci	},
95462306a36Sopenharmony_ci	{ /* sentinel */ }
95562306a36Sopenharmony_ci};
95662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, mchp_i2s_mcc_dt_ids);
95762306a36Sopenharmony_ci#endif
95862306a36Sopenharmony_ci
95962306a36Sopenharmony_cistatic int mchp_i2s_mcc_soc_data_parse(struct platform_device *pdev,
96062306a36Sopenharmony_ci				       struct mchp_i2s_mcc_dev *dev)
96162306a36Sopenharmony_ci{
96262306a36Sopenharmony_ci	int err;
96362306a36Sopenharmony_ci
96462306a36Sopenharmony_ci	if (!dev->soc) {
96562306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to get soc data\n");
96662306a36Sopenharmony_ci		return -ENODEV;
96762306a36Sopenharmony_ci	}
96862306a36Sopenharmony_ci
96962306a36Sopenharmony_ci	if (dev->soc->data_pin_pair_num == 1)
97062306a36Sopenharmony_ci		return 0;
97162306a36Sopenharmony_ci
97262306a36Sopenharmony_ci	err = of_property_read_u8(pdev->dev.of_node, "microchip,tdm-data-pair",
97362306a36Sopenharmony_ci				  &dev->tdm_data_pair);
97462306a36Sopenharmony_ci	if (err < 0 && err != -EINVAL) {
97562306a36Sopenharmony_ci		dev_err(&pdev->dev,
97662306a36Sopenharmony_ci			"bad property data for 'microchip,tdm-data-pair': %d",
97762306a36Sopenharmony_ci			err);
97862306a36Sopenharmony_ci		return err;
97962306a36Sopenharmony_ci	}
98062306a36Sopenharmony_ci	if (err == -EINVAL) {
98162306a36Sopenharmony_ci		dev_info(&pdev->dev,
98262306a36Sopenharmony_ci			 "'microchip,tdm-data-pair' not found; assuming DIN/DOUT 0 for TDM\n");
98362306a36Sopenharmony_ci		dev->tdm_data_pair = 0;
98462306a36Sopenharmony_ci	} else {
98562306a36Sopenharmony_ci		if (dev->tdm_data_pair > dev->soc->data_pin_pair_num - 1) {
98662306a36Sopenharmony_ci			dev_err(&pdev->dev,
98762306a36Sopenharmony_ci				"invalid value for 'microchip,tdm-data-pair': %d\n",
98862306a36Sopenharmony_ci				dev->tdm_data_pair);
98962306a36Sopenharmony_ci			return -EINVAL;
99062306a36Sopenharmony_ci		}
99162306a36Sopenharmony_ci		dev_dbg(&pdev->dev, "TMD format on DIN/DOUT %d pins\n",
99262306a36Sopenharmony_ci			dev->tdm_data_pair);
99362306a36Sopenharmony_ci	}
99462306a36Sopenharmony_ci
99562306a36Sopenharmony_ci	return 0;
99662306a36Sopenharmony_ci}
99762306a36Sopenharmony_ci
99862306a36Sopenharmony_cistatic int mchp_i2s_mcc_probe(struct platform_device *pdev)
99962306a36Sopenharmony_ci{
100062306a36Sopenharmony_ci	struct mchp_i2s_mcc_dev *dev;
100162306a36Sopenharmony_ci	struct resource *mem;
100262306a36Sopenharmony_ci	struct regmap *regmap;
100362306a36Sopenharmony_ci	void __iomem *base;
100462306a36Sopenharmony_ci	u32 version;
100562306a36Sopenharmony_ci	int irq;
100662306a36Sopenharmony_ci	int err;
100762306a36Sopenharmony_ci
100862306a36Sopenharmony_ci	dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
100962306a36Sopenharmony_ci	if (!dev)
101062306a36Sopenharmony_ci		return -ENOMEM;
101162306a36Sopenharmony_ci
101262306a36Sopenharmony_ci	base = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
101362306a36Sopenharmony_ci	if (IS_ERR(base))
101462306a36Sopenharmony_ci		return PTR_ERR(base);
101562306a36Sopenharmony_ci
101662306a36Sopenharmony_ci	regmap = devm_regmap_init_mmio(&pdev->dev, base,
101762306a36Sopenharmony_ci				       &mchp_i2s_mcc_regmap_config);
101862306a36Sopenharmony_ci	if (IS_ERR(regmap))
101962306a36Sopenharmony_ci		return PTR_ERR(regmap);
102062306a36Sopenharmony_ci
102162306a36Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
102262306a36Sopenharmony_ci	if (irq < 0)
102362306a36Sopenharmony_ci		return irq;
102462306a36Sopenharmony_ci
102562306a36Sopenharmony_ci	err = devm_request_irq(&pdev->dev, irq, mchp_i2s_mcc_interrupt, 0,
102662306a36Sopenharmony_ci			       dev_name(&pdev->dev), dev);
102762306a36Sopenharmony_ci	if (err)
102862306a36Sopenharmony_ci		return err;
102962306a36Sopenharmony_ci
103062306a36Sopenharmony_ci	dev->pclk = devm_clk_get(&pdev->dev, "pclk");
103162306a36Sopenharmony_ci	if (IS_ERR(dev->pclk)) {
103262306a36Sopenharmony_ci		err = PTR_ERR(dev->pclk);
103362306a36Sopenharmony_ci		dev_err(&pdev->dev,
103462306a36Sopenharmony_ci			"failed to get the peripheral clock: %d\n", err);
103562306a36Sopenharmony_ci		return err;
103662306a36Sopenharmony_ci	}
103762306a36Sopenharmony_ci
103862306a36Sopenharmony_ci	/* Get the optional generated clock */
103962306a36Sopenharmony_ci	dev->gclk = devm_clk_get(&pdev->dev, "gclk");
104062306a36Sopenharmony_ci	if (IS_ERR(dev->gclk)) {
104162306a36Sopenharmony_ci		if (PTR_ERR(dev->gclk) == -EPROBE_DEFER)
104262306a36Sopenharmony_ci			return -EPROBE_DEFER;
104362306a36Sopenharmony_ci		dev_warn(&pdev->dev,
104462306a36Sopenharmony_ci			 "generated clock not found: %d\n", err);
104562306a36Sopenharmony_ci		dev->gclk = NULL;
104662306a36Sopenharmony_ci	}
104762306a36Sopenharmony_ci
104862306a36Sopenharmony_ci	dev->soc = of_device_get_match_data(&pdev->dev);
104962306a36Sopenharmony_ci	err = mchp_i2s_mcc_soc_data_parse(pdev, dev);
105062306a36Sopenharmony_ci	if (err < 0)
105162306a36Sopenharmony_ci		return err;
105262306a36Sopenharmony_ci
105362306a36Sopenharmony_ci	dev->dev = &pdev->dev;
105462306a36Sopenharmony_ci	dev->regmap = regmap;
105562306a36Sopenharmony_ci	platform_set_drvdata(pdev, dev);
105662306a36Sopenharmony_ci
105762306a36Sopenharmony_ci	err = clk_prepare_enable(dev->pclk);
105862306a36Sopenharmony_ci	if (err) {
105962306a36Sopenharmony_ci		dev_err(&pdev->dev,
106062306a36Sopenharmony_ci			"failed to enable the peripheral clock: %d\n", err);
106162306a36Sopenharmony_ci		return err;
106262306a36Sopenharmony_ci	}
106362306a36Sopenharmony_ci
106462306a36Sopenharmony_ci	err = devm_snd_soc_register_component(&pdev->dev,
106562306a36Sopenharmony_ci					      &mchp_i2s_mcc_component,
106662306a36Sopenharmony_ci					      &mchp_i2s_mcc_dai, 1);
106762306a36Sopenharmony_ci	if (err) {
106862306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to register DAI: %d\n", err);
106962306a36Sopenharmony_ci		clk_disable_unprepare(dev->pclk);
107062306a36Sopenharmony_ci		return err;
107162306a36Sopenharmony_ci	}
107262306a36Sopenharmony_ci
107362306a36Sopenharmony_ci	dev->playback.addr	= (dma_addr_t)mem->start + MCHP_I2SMCC_THR;
107462306a36Sopenharmony_ci	dev->capture.addr	= (dma_addr_t)mem->start + MCHP_I2SMCC_RHR;
107562306a36Sopenharmony_ci
107662306a36Sopenharmony_ci	err = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
107762306a36Sopenharmony_ci	if (err) {
107862306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to register PCM: %d\n", err);
107962306a36Sopenharmony_ci		clk_disable_unprepare(dev->pclk);
108062306a36Sopenharmony_ci		return err;
108162306a36Sopenharmony_ci	}
108262306a36Sopenharmony_ci
108362306a36Sopenharmony_ci	/* Get IP version. */
108462306a36Sopenharmony_ci	regmap_read(dev->regmap, MCHP_I2SMCC_VERSION, &version);
108562306a36Sopenharmony_ci	dev_info(&pdev->dev, "hw version: %#lx\n",
108662306a36Sopenharmony_ci		 version & MCHP_I2SMCC_VERSION_MASK);
108762306a36Sopenharmony_ci
108862306a36Sopenharmony_ci	return 0;
108962306a36Sopenharmony_ci}
109062306a36Sopenharmony_ci
109162306a36Sopenharmony_cistatic void mchp_i2s_mcc_remove(struct platform_device *pdev)
109262306a36Sopenharmony_ci{
109362306a36Sopenharmony_ci	struct mchp_i2s_mcc_dev *dev = platform_get_drvdata(pdev);
109462306a36Sopenharmony_ci
109562306a36Sopenharmony_ci	clk_disable_unprepare(dev->pclk);
109662306a36Sopenharmony_ci}
109762306a36Sopenharmony_ci
109862306a36Sopenharmony_cistatic struct platform_driver mchp_i2s_mcc_driver = {
109962306a36Sopenharmony_ci	.driver		= {
110062306a36Sopenharmony_ci		.name	= "mchp_i2s_mcc",
110162306a36Sopenharmony_ci		.of_match_table	= mchp_i2s_mcc_dt_ids,
110262306a36Sopenharmony_ci	},
110362306a36Sopenharmony_ci	.probe		= mchp_i2s_mcc_probe,
110462306a36Sopenharmony_ci	.remove_new	= mchp_i2s_mcc_remove,
110562306a36Sopenharmony_ci};
110662306a36Sopenharmony_cimodule_platform_driver(mchp_i2s_mcc_driver);
110762306a36Sopenharmony_ci
110862306a36Sopenharmony_ciMODULE_DESCRIPTION("Microchip I2S Multi-Channel Controller driver");
110962306a36Sopenharmony_ciMODULE_AUTHOR("Codrin Ciubotariu <codrin.ciubotariu@microchip.com>");
111062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
1111