162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Driver for Atmel I2S controller
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2015 Atmel Corporation
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Author: Cyrille Pitchen <cyrille.pitchen@atmel.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/init.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/device.h>
1362306a36Sopenharmony_ci#include <linux/slab.h>
1462306a36Sopenharmony_ci#include <linux/delay.h>
1562306a36Sopenharmony_ci#include <linux/io.h>
1662306a36Sopenharmony_ci#include <linux/clk.h>
1762306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include <sound/core.h>
2062306a36Sopenharmony_ci#include <sound/pcm.h>
2162306a36Sopenharmony_ci#include <sound/pcm_params.h>
2262306a36Sopenharmony_ci#include <sound/initval.h>
2362306a36Sopenharmony_ci#include <sound/soc.h>
2462306a36Sopenharmony_ci#include <sound/dmaengine_pcm.h>
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#define ATMEL_I2SC_MAX_TDM_CHANNELS	8
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci/*
2962306a36Sopenharmony_ci * ---- I2S Controller Register map ----
3062306a36Sopenharmony_ci */
3162306a36Sopenharmony_ci#define ATMEL_I2SC_CR		0x0000	/* Control Register */
3262306a36Sopenharmony_ci#define ATMEL_I2SC_MR		0x0004	/* Mode Register */
3362306a36Sopenharmony_ci#define ATMEL_I2SC_SR		0x0008	/* Status Register */
3462306a36Sopenharmony_ci#define ATMEL_I2SC_SCR		0x000c	/* Status Clear Register */
3562306a36Sopenharmony_ci#define ATMEL_I2SC_SSR		0x0010	/* Status Set Register */
3662306a36Sopenharmony_ci#define ATMEL_I2SC_IER		0x0014	/* Interrupt Enable Register */
3762306a36Sopenharmony_ci#define ATMEL_I2SC_IDR		0x0018	/* Interrupt Disable Register */
3862306a36Sopenharmony_ci#define ATMEL_I2SC_IMR		0x001c	/* Interrupt Mask Register */
3962306a36Sopenharmony_ci#define ATMEL_I2SC_RHR		0x0020	/* Receiver Holding Register */
4062306a36Sopenharmony_ci#define ATMEL_I2SC_THR		0x0024	/* Transmitter Holding Register */
4162306a36Sopenharmony_ci#define ATMEL_I2SC_VERSION	0x0028	/* Version Register */
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci/*
4462306a36Sopenharmony_ci * ---- Control Register (Write-only) ----
4562306a36Sopenharmony_ci */
4662306a36Sopenharmony_ci#define ATMEL_I2SC_CR_RXEN	BIT(0)	/* Receiver Enable */
4762306a36Sopenharmony_ci#define ATMEL_I2SC_CR_RXDIS	BIT(1)	/* Receiver Disable */
4862306a36Sopenharmony_ci#define ATMEL_I2SC_CR_CKEN	BIT(2)	/* Clock Enable */
4962306a36Sopenharmony_ci#define ATMEL_I2SC_CR_CKDIS	BIT(3)	/* Clock Disable */
5062306a36Sopenharmony_ci#define ATMEL_I2SC_CR_TXEN	BIT(4)	/* Transmitter Enable */
5162306a36Sopenharmony_ci#define ATMEL_I2SC_CR_TXDIS	BIT(5)	/* Transmitter Disable */
5262306a36Sopenharmony_ci#define ATMEL_I2SC_CR_SWRST	BIT(7)	/* Software Reset */
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci/*
5562306a36Sopenharmony_ci * ---- Mode Register (Read/Write) ----
5662306a36Sopenharmony_ci */
5762306a36Sopenharmony_ci#define ATMEL_I2SC_MR_MODE_MASK		GENMASK(0, 0)
5862306a36Sopenharmony_ci#define ATMEL_I2SC_MR_MODE_SLAVE	(0 << 0)
5962306a36Sopenharmony_ci#define ATMEL_I2SC_MR_MODE_MASTER	(1 << 0)
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci#define ATMEL_I2SC_MR_DATALENGTH_MASK		GENMASK(4, 2)
6262306a36Sopenharmony_ci#define ATMEL_I2SC_MR_DATALENGTH_32_BITS	(0 << 2)
6362306a36Sopenharmony_ci#define ATMEL_I2SC_MR_DATALENGTH_24_BITS	(1 << 2)
6462306a36Sopenharmony_ci#define ATMEL_I2SC_MR_DATALENGTH_20_BITS	(2 << 2)
6562306a36Sopenharmony_ci#define ATMEL_I2SC_MR_DATALENGTH_18_BITS	(3 << 2)
6662306a36Sopenharmony_ci#define ATMEL_I2SC_MR_DATALENGTH_16_BITS	(4 << 2)
6762306a36Sopenharmony_ci#define ATMEL_I2SC_MR_DATALENGTH_16_BITS_COMPACT	(5 << 2)
6862306a36Sopenharmony_ci#define ATMEL_I2SC_MR_DATALENGTH_8_BITS		(6 << 2)
6962306a36Sopenharmony_ci#define ATMEL_I2SC_MR_DATALENGTH_8_BITS_COMPACT	(7 << 2)
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci#define ATMEL_I2SC_MR_FORMAT_MASK	GENMASK(7, 6)
7262306a36Sopenharmony_ci#define ATMEL_I2SC_MR_FORMAT_I2S	(0 << 6)
7362306a36Sopenharmony_ci#define ATMEL_I2SC_MR_FORMAT_LJ		(1 << 6)  /* Left Justified */
7462306a36Sopenharmony_ci#define ATMEL_I2SC_MR_FORMAT_TDM	(2 << 6)
7562306a36Sopenharmony_ci#define ATMEL_I2SC_MR_FORMAT_TDMLJ	(3 << 6)
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci/* Left audio samples duplicated to right audio channel */
7862306a36Sopenharmony_ci#define ATMEL_I2SC_MR_RXMONO		BIT(8)
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci/* Receiver uses one DMA channel ... */
8162306a36Sopenharmony_ci#define ATMEL_I2SC_MR_RXDMA_MASK	GENMASK(9, 9)
8262306a36Sopenharmony_ci#define ATMEL_I2SC_MR_RXDMA_SINGLE	(0 << 9)  /* for all audio channels */
8362306a36Sopenharmony_ci#define ATMEL_I2SC_MR_RXDMA_MULTIPLE	(1 << 9)  /* per audio channel */
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci/* I2SDO output of I2SC is internally connected to I2SDI input */
8662306a36Sopenharmony_ci#define ATMEL_I2SC_MR_RXLOOP		BIT(10)
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci/* Left audio samples duplicated to right audio channel */
8962306a36Sopenharmony_ci#define ATMEL_I2SC_MR_TXMONO		BIT(12)
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci/* Transmitter uses one DMA channel ... */
9262306a36Sopenharmony_ci#define ATMEL_I2SC_MR_TXDMA_MASK	GENMASK(13, 13)
9362306a36Sopenharmony_ci#define ATMEL_I2SC_MR_TXDMA_SINGLE	(0 << 13)  /* for all audio channels */
9462306a36Sopenharmony_ci#define ATMEL_I2SC_MR_TXDME_MULTIPLE	(1 << 13)  /* per audio channel */
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci/* x sample transmitted when underrun */
9762306a36Sopenharmony_ci#define ATMEL_I2SC_MR_TXSAME_MASK	GENMASK(14, 14)
9862306a36Sopenharmony_ci#define ATMEL_I2SC_MR_TXSAME_ZERO	(0 << 14)  /* Zero sample */
9962306a36Sopenharmony_ci#define ATMEL_I2SC_MR_TXSAME_PREVIOUS	(1 << 14)  /* Previous sample */
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci/* Audio Clock to I2SC Master Clock ratio */
10262306a36Sopenharmony_ci#define ATMEL_I2SC_MR_IMCKDIV_MASK	GENMASK(21, 16)
10362306a36Sopenharmony_ci#define ATMEL_I2SC_MR_IMCKDIV(div) \
10462306a36Sopenharmony_ci	(((div) << 16) & ATMEL_I2SC_MR_IMCKDIV_MASK)
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci/* Master Clock to fs ratio */
10762306a36Sopenharmony_ci#define ATMEL_I2SC_MR_IMCKFS_MASK	GENMASK(29, 24)
10862306a36Sopenharmony_ci#define ATMEL_I2SC_MR_IMCKFS(fs) \
10962306a36Sopenharmony_ci	(((fs) << 24) & ATMEL_I2SC_MR_IMCKFS_MASK)
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci/* Master Clock mode */
11262306a36Sopenharmony_ci#define ATMEL_I2SC_MR_IMCKMODE_MASK	GENMASK(30, 30)
11362306a36Sopenharmony_ci/* 0: No master clock generated (selected clock drives I2SCK pin) */
11462306a36Sopenharmony_ci#define ATMEL_I2SC_MR_IMCKMODE_I2SCK	(0 << 30)
11562306a36Sopenharmony_ci/* 1: master clock generated (internally generated clock drives I2SMCK pin) */
11662306a36Sopenharmony_ci#define ATMEL_I2SC_MR_IMCKMODE_I2SMCK	(1 << 30)
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci/* Slot Width */
11962306a36Sopenharmony_ci/* 0: slot is 32 bits wide for DATALENGTH = 18/20/24 bits. */
12062306a36Sopenharmony_ci/* 1: slot is 24 bits wide for DATALENGTH = 18/20/24 bits. */
12162306a36Sopenharmony_ci#define ATMEL_I2SC_MR_IWS		BIT(31)
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci/*
12462306a36Sopenharmony_ci * ---- Status Registers ----
12562306a36Sopenharmony_ci */
12662306a36Sopenharmony_ci#define ATMEL_I2SC_SR_RXEN	BIT(0)	/* Receiver Enabled */
12762306a36Sopenharmony_ci#define ATMEL_I2SC_SR_RXRDY	BIT(1)	/* Receive Ready */
12862306a36Sopenharmony_ci#define ATMEL_I2SC_SR_RXOR	BIT(2)	/* Receive Overrun */
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci#define ATMEL_I2SC_SR_TXEN	BIT(4)	/* Transmitter Enabled */
13162306a36Sopenharmony_ci#define ATMEL_I2SC_SR_TXRDY	BIT(5)	/* Transmit Ready */
13262306a36Sopenharmony_ci#define ATMEL_I2SC_SR_TXUR	BIT(6)	/* Transmit Underrun */
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci/* Receive Overrun Channel */
13562306a36Sopenharmony_ci#define ATMEL_I2SC_SR_RXORCH_MASK	GENMASK(15, 8)
13662306a36Sopenharmony_ci#define ATMEL_I2SC_SR_RXORCH(ch)	(1 << (((ch) & 0x7) + 8))
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci/* Transmit Underrun Channel */
13962306a36Sopenharmony_ci#define ATMEL_I2SC_SR_TXURCH_MASK	GENMASK(27, 20)
14062306a36Sopenharmony_ci#define ATMEL_I2SC_SR_TXURCH(ch)	(1 << (((ch) & 0x7) + 20))
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci/*
14362306a36Sopenharmony_ci * ---- Interrupt Enable/Disable/Mask Registers ----
14462306a36Sopenharmony_ci */
14562306a36Sopenharmony_ci#define ATMEL_I2SC_INT_RXRDY	ATMEL_I2SC_SR_RXRDY
14662306a36Sopenharmony_ci#define ATMEL_I2SC_INT_RXOR	ATMEL_I2SC_SR_RXOR
14762306a36Sopenharmony_ci#define ATMEL_I2SC_INT_TXRDY	ATMEL_I2SC_SR_TXRDY
14862306a36Sopenharmony_ci#define ATMEL_I2SC_INT_TXUR	ATMEL_I2SC_SR_TXUR
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_cistatic const struct regmap_config atmel_i2s_regmap_config = {
15162306a36Sopenharmony_ci	.reg_bits = 32,
15262306a36Sopenharmony_ci	.reg_stride = 4,
15362306a36Sopenharmony_ci	.val_bits = 32,
15462306a36Sopenharmony_ci	.max_register = ATMEL_I2SC_VERSION,
15562306a36Sopenharmony_ci};
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistruct atmel_i2s_gck_param {
15862306a36Sopenharmony_ci	int		fs;
15962306a36Sopenharmony_ci	unsigned long	mck;
16062306a36Sopenharmony_ci	int		imckdiv;
16162306a36Sopenharmony_ci	int		imckfs;
16262306a36Sopenharmony_ci};
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci#define I2S_MCK_12M288		12288000UL
16562306a36Sopenharmony_ci#define I2S_MCK_11M2896		11289600UL
16662306a36Sopenharmony_ci#define I2S_MCK_6M144		6144000UL
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci/* mck = (32 * (imckfs+1) / (imckdiv+1)) * fs */
16962306a36Sopenharmony_cistatic const struct atmel_i2s_gck_param gck_params[] = {
17062306a36Sopenharmony_ci	/* mck = 6.144Mhz */
17162306a36Sopenharmony_ci	{  8000, I2S_MCK_6M144,  1, 47},	/* mck =  768 fs */
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci	/* mck = 12.288MHz */
17462306a36Sopenharmony_ci	{ 16000, I2S_MCK_12M288, 1, 47},	/* mck =  768 fs */
17562306a36Sopenharmony_ci	{ 24000, I2S_MCK_12M288, 3, 63},	/* mck =  512 fs */
17662306a36Sopenharmony_ci	{ 32000, I2S_MCK_12M288, 3, 47},	/* mck =  384 fs */
17762306a36Sopenharmony_ci	{ 48000, I2S_MCK_12M288, 7, 63},	/* mck =  256 fs */
17862306a36Sopenharmony_ci	{ 64000, I2S_MCK_12M288, 7, 47},	/* mck =  192 fs */
17962306a36Sopenharmony_ci	{ 96000, I2S_MCK_12M288, 7, 31},	/* mck =  128 fs */
18062306a36Sopenharmony_ci	{192000, I2S_MCK_12M288, 7, 15},	/* mck =   64 fs */
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	/* mck = 11.2896MHz */
18362306a36Sopenharmony_ci	{ 11025, I2S_MCK_11M2896, 1, 63},	/* mck = 1024 fs */
18462306a36Sopenharmony_ci	{ 22050, I2S_MCK_11M2896, 3, 63},	/* mck =  512 fs */
18562306a36Sopenharmony_ci	{ 44100, I2S_MCK_11M2896, 7, 63},	/* mck =  256 fs */
18662306a36Sopenharmony_ci	{ 88200, I2S_MCK_11M2896, 7, 31},	/* mck =  128 fs */
18762306a36Sopenharmony_ci	{176400, I2S_MCK_11M2896, 7, 15},	/* mck =   64 fs */
18862306a36Sopenharmony_ci};
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_cistruct atmel_i2s_dev;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_cistruct atmel_i2s_caps {
19362306a36Sopenharmony_ci	int	(*mck_init)(struct atmel_i2s_dev *, struct device_node *np);
19462306a36Sopenharmony_ci};
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistruct atmel_i2s_dev {
19762306a36Sopenharmony_ci	struct device				*dev;
19862306a36Sopenharmony_ci	struct regmap				*regmap;
19962306a36Sopenharmony_ci	struct clk				*pclk;
20062306a36Sopenharmony_ci	struct clk				*gclk;
20162306a36Sopenharmony_ci	struct snd_dmaengine_dai_dma_data	playback;
20262306a36Sopenharmony_ci	struct snd_dmaengine_dai_dma_data	capture;
20362306a36Sopenharmony_ci	unsigned int				fmt;
20462306a36Sopenharmony_ci	const struct atmel_i2s_gck_param	*gck_param;
20562306a36Sopenharmony_ci	const struct atmel_i2s_caps		*caps;
20662306a36Sopenharmony_ci	int					clk_use_no;
20762306a36Sopenharmony_ci};
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_cistatic irqreturn_t atmel_i2s_interrupt(int irq, void *dev_id)
21062306a36Sopenharmony_ci{
21162306a36Sopenharmony_ci	struct atmel_i2s_dev *dev = dev_id;
21262306a36Sopenharmony_ci	unsigned int sr, imr, pending, ch, mask;
21362306a36Sopenharmony_ci	irqreturn_t ret = IRQ_NONE;
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci	regmap_read(dev->regmap, ATMEL_I2SC_SR, &sr);
21662306a36Sopenharmony_ci	regmap_read(dev->regmap, ATMEL_I2SC_IMR, &imr);
21762306a36Sopenharmony_ci	pending = sr & imr;
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	if (!pending)
22062306a36Sopenharmony_ci		return IRQ_NONE;
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	if (pending & ATMEL_I2SC_INT_RXOR) {
22362306a36Sopenharmony_ci		mask = ATMEL_I2SC_SR_RXOR;
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci		for (ch = 0; ch < ATMEL_I2SC_MAX_TDM_CHANNELS; ++ch) {
22662306a36Sopenharmony_ci			if (sr & ATMEL_I2SC_SR_RXORCH(ch)) {
22762306a36Sopenharmony_ci				mask |= ATMEL_I2SC_SR_RXORCH(ch);
22862306a36Sopenharmony_ci				dev_err(dev->dev,
22962306a36Sopenharmony_ci					"RX overrun on channel %d\n", ch);
23062306a36Sopenharmony_ci			}
23162306a36Sopenharmony_ci		}
23262306a36Sopenharmony_ci		regmap_write(dev->regmap, ATMEL_I2SC_SCR, mask);
23362306a36Sopenharmony_ci		ret = IRQ_HANDLED;
23462306a36Sopenharmony_ci	}
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	if (pending & ATMEL_I2SC_INT_TXUR) {
23762306a36Sopenharmony_ci		mask = ATMEL_I2SC_SR_TXUR;
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci		for (ch = 0; ch < ATMEL_I2SC_MAX_TDM_CHANNELS; ++ch) {
24062306a36Sopenharmony_ci			if (sr & ATMEL_I2SC_SR_TXURCH(ch)) {
24162306a36Sopenharmony_ci				mask |= ATMEL_I2SC_SR_TXURCH(ch);
24262306a36Sopenharmony_ci				dev_err(dev->dev,
24362306a36Sopenharmony_ci					"TX underrun on channel %d\n", ch);
24462306a36Sopenharmony_ci			}
24562306a36Sopenharmony_ci		}
24662306a36Sopenharmony_ci		regmap_write(dev->regmap, ATMEL_I2SC_SCR, mask);
24762306a36Sopenharmony_ci		ret = IRQ_HANDLED;
24862306a36Sopenharmony_ci	}
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	return ret;
25162306a36Sopenharmony_ci}
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci#define ATMEL_I2S_RATES		SNDRV_PCM_RATE_8000_192000
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci#define ATMEL_I2S_FORMATS	(SNDRV_PCM_FMTBIT_S8 |		\
25662306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S16_LE |	\
25762306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S18_3LE |	\
25862306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S20_3LE |	\
25962306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S24_3LE |	\
26062306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S24_LE |	\
26162306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S32_LE)
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic int atmel_i2s_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
26462306a36Sopenharmony_ci{
26562306a36Sopenharmony_ci	struct atmel_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci	dev->fmt = fmt;
26862306a36Sopenharmony_ci	return 0;
26962306a36Sopenharmony_ci}
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_cistatic int atmel_i2s_prepare(struct snd_pcm_substream *substream,
27262306a36Sopenharmony_ci			     struct snd_soc_dai *dai)
27362306a36Sopenharmony_ci{
27462306a36Sopenharmony_ci	struct atmel_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
27562306a36Sopenharmony_ci	bool is_playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
27662306a36Sopenharmony_ci	unsigned int rhr, sr = 0;
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci	if (is_playback) {
27962306a36Sopenharmony_ci		regmap_read(dev->regmap, ATMEL_I2SC_SR, &sr);
28062306a36Sopenharmony_ci		if (sr & ATMEL_I2SC_SR_RXRDY) {
28162306a36Sopenharmony_ci			/*
28262306a36Sopenharmony_ci			 * The RX Ready flag should not be set. However if here,
28362306a36Sopenharmony_ci			 * we flush (read) the Receive Holding Register to start
28462306a36Sopenharmony_ci			 * from a clean state.
28562306a36Sopenharmony_ci			 */
28662306a36Sopenharmony_ci			dev_dbg(dev->dev, "RXRDY is set\n");
28762306a36Sopenharmony_ci			regmap_read(dev->regmap, ATMEL_I2SC_RHR, &rhr);
28862306a36Sopenharmony_ci		}
28962306a36Sopenharmony_ci	}
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	return 0;
29262306a36Sopenharmony_ci}
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_cistatic int atmel_i2s_get_gck_param(struct atmel_i2s_dev *dev, int fs)
29562306a36Sopenharmony_ci{
29662306a36Sopenharmony_ci	int i, best;
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci	if (!dev->gclk) {
29962306a36Sopenharmony_ci		dev_err(dev->dev, "cannot generate the I2S Master Clock\n");
30062306a36Sopenharmony_ci		return -EINVAL;
30162306a36Sopenharmony_ci	}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	/*
30462306a36Sopenharmony_ci	 * Find the best possible settings to generate the I2S Master Clock
30562306a36Sopenharmony_ci	 * from the PLL Audio.
30662306a36Sopenharmony_ci	 */
30762306a36Sopenharmony_ci	dev->gck_param = NULL;
30862306a36Sopenharmony_ci	best = INT_MAX;
30962306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(gck_params); ++i) {
31062306a36Sopenharmony_ci		const struct atmel_i2s_gck_param *gck_param = &gck_params[i];
31162306a36Sopenharmony_ci		int val = abs(fs - gck_param->fs);
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci		if (val < best) {
31462306a36Sopenharmony_ci			best = val;
31562306a36Sopenharmony_ci			dev->gck_param = gck_param;
31662306a36Sopenharmony_ci		}
31762306a36Sopenharmony_ci	}
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci	return 0;
32062306a36Sopenharmony_ci}
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_cistatic int atmel_i2s_hw_params(struct snd_pcm_substream *substream,
32362306a36Sopenharmony_ci			       struct snd_pcm_hw_params *params,
32462306a36Sopenharmony_ci			       struct snd_soc_dai *dai)
32562306a36Sopenharmony_ci{
32662306a36Sopenharmony_ci	struct atmel_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
32762306a36Sopenharmony_ci	bool is_playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
32862306a36Sopenharmony_ci	unsigned int mr = 0, mr_mask;
32962306a36Sopenharmony_ci	int ret;
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci	mr_mask = ATMEL_I2SC_MR_FORMAT_MASK | ATMEL_I2SC_MR_MODE_MASK |
33262306a36Sopenharmony_ci		ATMEL_I2SC_MR_DATALENGTH_MASK;
33362306a36Sopenharmony_ci	if (is_playback)
33462306a36Sopenharmony_ci		mr_mask |= ATMEL_I2SC_MR_TXMONO;
33562306a36Sopenharmony_ci	else
33662306a36Sopenharmony_ci		mr_mask |= ATMEL_I2SC_MR_RXMONO;
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci	switch (dev->fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
33962306a36Sopenharmony_ci	case SND_SOC_DAIFMT_I2S:
34062306a36Sopenharmony_ci		mr |= ATMEL_I2SC_MR_FORMAT_I2S;
34162306a36Sopenharmony_ci		break;
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	default:
34462306a36Sopenharmony_ci		dev_err(dev->dev, "unsupported bus format\n");
34562306a36Sopenharmony_ci		return -EINVAL;
34662306a36Sopenharmony_ci	}
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	switch (dev->fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
34962306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BP_FP:
35062306a36Sopenharmony_ci		/* codec is slave, so cpu is master */
35162306a36Sopenharmony_ci		mr |= ATMEL_I2SC_MR_MODE_MASTER;
35262306a36Sopenharmony_ci		ret = atmel_i2s_get_gck_param(dev, params_rate(params));
35362306a36Sopenharmony_ci		if (ret)
35462306a36Sopenharmony_ci			return ret;
35562306a36Sopenharmony_ci		break;
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BC_FC:
35862306a36Sopenharmony_ci		/* codec is master, so cpu is slave */
35962306a36Sopenharmony_ci		mr |= ATMEL_I2SC_MR_MODE_SLAVE;
36062306a36Sopenharmony_ci		dev->gck_param = NULL;
36162306a36Sopenharmony_ci		break;
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci	default:
36462306a36Sopenharmony_ci		dev_err(dev->dev, "unsupported master/slave mode\n");
36562306a36Sopenharmony_ci		return -EINVAL;
36662306a36Sopenharmony_ci	}
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci	switch (params_channels(params)) {
36962306a36Sopenharmony_ci	case 1:
37062306a36Sopenharmony_ci		if (is_playback)
37162306a36Sopenharmony_ci			mr |= ATMEL_I2SC_MR_TXMONO;
37262306a36Sopenharmony_ci		else
37362306a36Sopenharmony_ci			mr |= ATMEL_I2SC_MR_RXMONO;
37462306a36Sopenharmony_ci		break;
37562306a36Sopenharmony_ci	case 2:
37662306a36Sopenharmony_ci		break;
37762306a36Sopenharmony_ci	default:
37862306a36Sopenharmony_ci		dev_err(dev->dev, "unsupported number of audio channels\n");
37962306a36Sopenharmony_ci		return -EINVAL;
38062306a36Sopenharmony_ci	}
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci	switch (params_format(params)) {
38362306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S8:
38462306a36Sopenharmony_ci		mr |= ATMEL_I2SC_MR_DATALENGTH_8_BITS;
38562306a36Sopenharmony_ci		break;
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S16_LE:
38862306a36Sopenharmony_ci		mr |= ATMEL_I2SC_MR_DATALENGTH_16_BITS;
38962306a36Sopenharmony_ci		break;
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S18_3LE:
39262306a36Sopenharmony_ci		mr |= ATMEL_I2SC_MR_DATALENGTH_18_BITS | ATMEL_I2SC_MR_IWS;
39362306a36Sopenharmony_ci		break;
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S20_3LE:
39662306a36Sopenharmony_ci		mr |= ATMEL_I2SC_MR_DATALENGTH_20_BITS | ATMEL_I2SC_MR_IWS;
39762306a36Sopenharmony_ci		break;
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S24_3LE:
40062306a36Sopenharmony_ci		mr |= ATMEL_I2SC_MR_DATALENGTH_24_BITS | ATMEL_I2SC_MR_IWS;
40162306a36Sopenharmony_ci		break;
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S24_LE:
40462306a36Sopenharmony_ci		mr |= ATMEL_I2SC_MR_DATALENGTH_24_BITS;
40562306a36Sopenharmony_ci		break;
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ci	case SNDRV_PCM_FORMAT_S32_LE:
40862306a36Sopenharmony_ci		mr |= ATMEL_I2SC_MR_DATALENGTH_32_BITS;
40962306a36Sopenharmony_ci		break;
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci	default:
41262306a36Sopenharmony_ci		dev_err(dev->dev, "unsupported size/endianness for audio samples\n");
41362306a36Sopenharmony_ci		return -EINVAL;
41462306a36Sopenharmony_ci	}
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_ci	return regmap_update_bits(dev->regmap, ATMEL_I2SC_MR, mr_mask, mr);
41762306a36Sopenharmony_ci}
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_cistatic int atmel_i2s_switch_mck_generator(struct atmel_i2s_dev *dev,
42062306a36Sopenharmony_ci					  bool enabled)
42162306a36Sopenharmony_ci{
42262306a36Sopenharmony_ci	unsigned int mr, mr_mask;
42362306a36Sopenharmony_ci	unsigned long gclk_rate;
42462306a36Sopenharmony_ci	int ret;
42562306a36Sopenharmony_ci
42662306a36Sopenharmony_ci	mr = 0;
42762306a36Sopenharmony_ci	mr_mask = (ATMEL_I2SC_MR_IMCKDIV_MASK |
42862306a36Sopenharmony_ci		   ATMEL_I2SC_MR_IMCKFS_MASK |
42962306a36Sopenharmony_ci		   ATMEL_I2SC_MR_IMCKMODE_MASK);
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_ci	if (!enabled) {
43262306a36Sopenharmony_ci		/* Disable the I2S Master Clock generator. */
43362306a36Sopenharmony_ci		ret = regmap_write(dev->regmap, ATMEL_I2SC_CR,
43462306a36Sopenharmony_ci				   ATMEL_I2SC_CR_CKDIS);
43562306a36Sopenharmony_ci		if (ret)
43662306a36Sopenharmony_ci			return ret;
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_ci		/* Reset the I2S Master Clock generator settings. */
43962306a36Sopenharmony_ci		ret = regmap_update_bits(dev->regmap, ATMEL_I2SC_MR,
44062306a36Sopenharmony_ci					 mr_mask, mr);
44162306a36Sopenharmony_ci		if (ret)
44262306a36Sopenharmony_ci			return ret;
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_ci		/* Disable/unprepare the PMC generated clock. */
44562306a36Sopenharmony_ci		clk_disable_unprepare(dev->gclk);
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci		return 0;
44862306a36Sopenharmony_ci	}
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci	if (!dev->gck_param)
45162306a36Sopenharmony_ci		return -EINVAL;
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci	gclk_rate = dev->gck_param->mck * (dev->gck_param->imckdiv + 1);
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci	ret = clk_set_rate(dev->gclk, gclk_rate);
45662306a36Sopenharmony_ci	if (ret)
45762306a36Sopenharmony_ci		return ret;
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci	ret = clk_prepare_enable(dev->gclk);
46062306a36Sopenharmony_ci	if (ret)
46162306a36Sopenharmony_ci		return ret;
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci	/* Update the Mode Register to generate the I2S Master Clock. */
46462306a36Sopenharmony_ci	mr |= ATMEL_I2SC_MR_IMCKDIV(dev->gck_param->imckdiv);
46562306a36Sopenharmony_ci	mr |= ATMEL_I2SC_MR_IMCKFS(dev->gck_param->imckfs);
46662306a36Sopenharmony_ci	mr |= ATMEL_I2SC_MR_IMCKMODE_I2SMCK;
46762306a36Sopenharmony_ci	ret = regmap_update_bits(dev->regmap, ATMEL_I2SC_MR, mr_mask, mr);
46862306a36Sopenharmony_ci	if (ret)
46962306a36Sopenharmony_ci		return ret;
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_ci	/* Finally enable the I2S Master Clock generator. */
47262306a36Sopenharmony_ci	return regmap_write(dev->regmap, ATMEL_I2SC_CR,
47362306a36Sopenharmony_ci			    ATMEL_I2SC_CR_CKEN);
47462306a36Sopenharmony_ci}
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_cistatic int atmel_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
47762306a36Sopenharmony_ci			     struct snd_soc_dai *dai)
47862306a36Sopenharmony_ci{
47962306a36Sopenharmony_ci	struct atmel_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
48062306a36Sopenharmony_ci	bool is_playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
48162306a36Sopenharmony_ci	bool is_master, mck_enabled;
48262306a36Sopenharmony_ci	unsigned int cr, mr;
48362306a36Sopenharmony_ci	int err;
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_ci	switch (cmd) {
48662306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_START:
48762306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_RESUME:
48862306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
48962306a36Sopenharmony_ci		cr = is_playback ? ATMEL_I2SC_CR_TXEN : ATMEL_I2SC_CR_RXEN;
49062306a36Sopenharmony_ci		mck_enabled = true;
49162306a36Sopenharmony_ci		break;
49262306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_STOP:
49362306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_SUSPEND:
49462306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
49562306a36Sopenharmony_ci		cr = is_playback ? ATMEL_I2SC_CR_TXDIS : ATMEL_I2SC_CR_RXDIS;
49662306a36Sopenharmony_ci		mck_enabled = false;
49762306a36Sopenharmony_ci		break;
49862306a36Sopenharmony_ci	default:
49962306a36Sopenharmony_ci		return -EINVAL;
50062306a36Sopenharmony_ci	}
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_ci	/* Read the Mode Register to retrieve the master/slave state. */
50362306a36Sopenharmony_ci	err = regmap_read(dev->regmap, ATMEL_I2SC_MR, &mr);
50462306a36Sopenharmony_ci	if (err)
50562306a36Sopenharmony_ci		return err;
50662306a36Sopenharmony_ci	is_master = (mr & ATMEL_I2SC_MR_MODE_MASK) == ATMEL_I2SC_MR_MODE_MASTER;
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_ci	/* If master starts, enable the audio clock. */
50962306a36Sopenharmony_ci	if (is_master && mck_enabled) {
51062306a36Sopenharmony_ci		if (!dev->clk_use_no) {
51162306a36Sopenharmony_ci			err = atmel_i2s_switch_mck_generator(dev, true);
51262306a36Sopenharmony_ci			if (err)
51362306a36Sopenharmony_ci				return err;
51462306a36Sopenharmony_ci		}
51562306a36Sopenharmony_ci		dev->clk_use_no++;
51662306a36Sopenharmony_ci	}
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ci	err = regmap_write(dev->regmap, ATMEL_I2SC_CR, cr);
51962306a36Sopenharmony_ci	if (err)
52062306a36Sopenharmony_ci		return err;
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_ci	/* If master stops, disable the audio clock. */
52362306a36Sopenharmony_ci	if (is_master && !mck_enabled) {
52462306a36Sopenharmony_ci		if (dev->clk_use_no == 1) {
52562306a36Sopenharmony_ci			err = atmel_i2s_switch_mck_generator(dev, false);
52662306a36Sopenharmony_ci			if (err)
52762306a36Sopenharmony_ci				return err;
52862306a36Sopenharmony_ci		}
52962306a36Sopenharmony_ci		dev->clk_use_no--;
53062306a36Sopenharmony_ci	}
53162306a36Sopenharmony_ci
53262306a36Sopenharmony_ci	return err;
53362306a36Sopenharmony_ci}
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_cistatic int atmel_i2s_dai_probe(struct snd_soc_dai *dai)
53662306a36Sopenharmony_ci{
53762306a36Sopenharmony_ci	struct atmel_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci	snd_soc_dai_init_dma_data(dai, &dev->playback, &dev->capture);
54062306a36Sopenharmony_ci	return 0;
54162306a36Sopenharmony_ci}
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_cistatic const struct snd_soc_dai_ops atmel_i2s_dai_ops = {
54462306a36Sopenharmony_ci	.probe		= atmel_i2s_dai_probe,
54562306a36Sopenharmony_ci	.prepare	= atmel_i2s_prepare,
54662306a36Sopenharmony_ci	.trigger	= atmel_i2s_trigger,
54762306a36Sopenharmony_ci	.hw_params	= atmel_i2s_hw_params,
54862306a36Sopenharmony_ci	.set_fmt	= atmel_i2s_set_dai_fmt,
54962306a36Sopenharmony_ci};
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_cistatic struct snd_soc_dai_driver atmel_i2s_dai = {
55262306a36Sopenharmony_ci	.playback = {
55362306a36Sopenharmony_ci		.channels_min = 1,
55462306a36Sopenharmony_ci		.channels_max = 2,
55562306a36Sopenharmony_ci		.rates = ATMEL_I2S_RATES,
55662306a36Sopenharmony_ci		.formats = ATMEL_I2S_FORMATS,
55762306a36Sopenharmony_ci	},
55862306a36Sopenharmony_ci	.capture = {
55962306a36Sopenharmony_ci		.channels_min = 1,
56062306a36Sopenharmony_ci		.channels_max = 2,
56162306a36Sopenharmony_ci		.rates = ATMEL_I2S_RATES,
56262306a36Sopenharmony_ci		.formats = ATMEL_I2S_FORMATS,
56362306a36Sopenharmony_ci	},
56462306a36Sopenharmony_ci	.ops = &atmel_i2s_dai_ops,
56562306a36Sopenharmony_ci	.symmetric_rate = 1,
56662306a36Sopenharmony_ci	.symmetric_sample_bits = 1,
56762306a36Sopenharmony_ci};
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_cistatic const struct snd_soc_component_driver atmel_i2s_component = {
57062306a36Sopenharmony_ci	.name			= "atmel-i2s",
57162306a36Sopenharmony_ci	.legacy_dai_naming	= 1,
57262306a36Sopenharmony_ci};
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_cistatic int atmel_i2s_sama5d2_mck_init(struct atmel_i2s_dev *dev,
57562306a36Sopenharmony_ci				      struct device_node *np)
57662306a36Sopenharmony_ci{
57762306a36Sopenharmony_ci	struct clk *muxclk;
57862306a36Sopenharmony_ci	int err;
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_ci	if (!dev->gclk)
58162306a36Sopenharmony_ci		return 0;
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_ci	/* muxclk is optional, so we return error for probe defer only */
58462306a36Sopenharmony_ci	muxclk = devm_clk_get(dev->dev, "muxclk");
58562306a36Sopenharmony_ci	if (IS_ERR(muxclk)) {
58662306a36Sopenharmony_ci		err = PTR_ERR(muxclk);
58762306a36Sopenharmony_ci		if (err == -EPROBE_DEFER)
58862306a36Sopenharmony_ci			return -EPROBE_DEFER;
58962306a36Sopenharmony_ci		dev_dbg(dev->dev,
59062306a36Sopenharmony_ci			"failed to get the I2S clock control: %d\n", err);
59162306a36Sopenharmony_ci		return 0;
59262306a36Sopenharmony_ci	}
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci	return clk_set_parent(muxclk, dev->gclk);
59562306a36Sopenharmony_ci}
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_cistatic const struct atmel_i2s_caps atmel_i2s_sama5d2_caps = {
59862306a36Sopenharmony_ci	.mck_init = atmel_i2s_sama5d2_mck_init,
59962306a36Sopenharmony_ci};
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_cistatic const struct of_device_id atmel_i2s_dt_ids[] = {
60262306a36Sopenharmony_ci	{
60362306a36Sopenharmony_ci		.compatible = "atmel,sama5d2-i2s",
60462306a36Sopenharmony_ci		.data = (void *)&atmel_i2s_sama5d2_caps,
60562306a36Sopenharmony_ci	},
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ci	{ /* sentinel */ }
60862306a36Sopenharmony_ci};
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, atmel_i2s_dt_ids);
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_cistatic int atmel_i2s_probe(struct platform_device *pdev)
61362306a36Sopenharmony_ci{
61462306a36Sopenharmony_ci	struct device_node *np = pdev->dev.of_node;
61562306a36Sopenharmony_ci	const struct of_device_id *match;
61662306a36Sopenharmony_ci	struct atmel_i2s_dev *dev;
61762306a36Sopenharmony_ci	struct resource *mem;
61862306a36Sopenharmony_ci	struct regmap *regmap;
61962306a36Sopenharmony_ci	void __iomem *base;
62062306a36Sopenharmony_ci	int irq;
62162306a36Sopenharmony_ci	int err;
62262306a36Sopenharmony_ci	unsigned int pcm_flags = 0;
62362306a36Sopenharmony_ci	unsigned int version;
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_ci	/* Get memory for driver data. */
62662306a36Sopenharmony_ci	dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
62762306a36Sopenharmony_ci	if (!dev)
62862306a36Sopenharmony_ci		return -ENOMEM;
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_ci	/* Get hardware capabilities. */
63162306a36Sopenharmony_ci	match = of_match_node(atmel_i2s_dt_ids, np);
63262306a36Sopenharmony_ci	if (match)
63362306a36Sopenharmony_ci		dev->caps = match->data;
63462306a36Sopenharmony_ci
63562306a36Sopenharmony_ci	/* Map I/O registers. */
63662306a36Sopenharmony_ci	base = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
63762306a36Sopenharmony_ci	if (IS_ERR(base))
63862306a36Sopenharmony_ci		return PTR_ERR(base);
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_ci	regmap = devm_regmap_init_mmio(&pdev->dev, base,
64162306a36Sopenharmony_ci				       &atmel_i2s_regmap_config);
64262306a36Sopenharmony_ci	if (IS_ERR(regmap))
64362306a36Sopenharmony_ci		return PTR_ERR(regmap);
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_ci	/* Request IRQ. */
64662306a36Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
64762306a36Sopenharmony_ci	if (irq < 0)
64862306a36Sopenharmony_ci		return irq;
64962306a36Sopenharmony_ci
65062306a36Sopenharmony_ci	err = devm_request_irq(&pdev->dev, irq, atmel_i2s_interrupt, 0,
65162306a36Sopenharmony_ci			       dev_name(&pdev->dev), dev);
65262306a36Sopenharmony_ci	if (err)
65362306a36Sopenharmony_ci		return err;
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_ci	/* Get the peripheral clock. */
65662306a36Sopenharmony_ci	dev->pclk = devm_clk_get(&pdev->dev, "pclk");
65762306a36Sopenharmony_ci	if (IS_ERR(dev->pclk)) {
65862306a36Sopenharmony_ci		err = PTR_ERR(dev->pclk);
65962306a36Sopenharmony_ci		dev_err(&pdev->dev,
66062306a36Sopenharmony_ci			"failed to get the peripheral clock: %d\n", err);
66162306a36Sopenharmony_ci		return err;
66262306a36Sopenharmony_ci	}
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_ci	/* Get audio clock to generate the I2S Master Clock (I2S_MCK) */
66562306a36Sopenharmony_ci	dev->gclk = devm_clk_get(&pdev->dev, "gclk");
66662306a36Sopenharmony_ci	if (IS_ERR(dev->gclk)) {
66762306a36Sopenharmony_ci		if (PTR_ERR(dev->gclk) == -EPROBE_DEFER)
66862306a36Sopenharmony_ci			return -EPROBE_DEFER;
66962306a36Sopenharmony_ci		/* Master Mode not supported */
67062306a36Sopenharmony_ci		dev->gclk = NULL;
67162306a36Sopenharmony_ci	}
67262306a36Sopenharmony_ci	dev->dev = &pdev->dev;
67362306a36Sopenharmony_ci	dev->regmap = regmap;
67462306a36Sopenharmony_ci	platform_set_drvdata(pdev, dev);
67562306a36Sopenharmony_ci
67662306a36Sopenharmony_ci	/* Do hardware specific settings to initialize I2S_MCK generator */
67762306a36Sopenharmony_ci	if (dev->caps && dev->caps->mck_init) {
67862306a36Sopenharmony_ci		err = dev->caps->mck_init(dev, np);
67962306a36Sopenharmony_ci		if (err)
68062306a36Sopenharmony_ci			return err;
68162306a36Sopenharmony_ci	}
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	/* Enable the peripheral clock. */
68462306a36Sopenharmony_ci	err = clk_prepare_enable(dev->pclk);
68562306a36Sopenharmony_ci	if (err)
68662306a36Sopenharmony_ci		return err;
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_ci	/* Get IP version. */
68962306a36Sopenharmony_ci	regmap_read(dev->regmap, ATMEL_I2SC_VERSION, &version);
69062306a36Sopenharmony_ci	dev_info(&pdev->dev, "hw version: %#x\n", version);
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_ci	/* Enable error interrupts. */
69362306a36Sopenharmony_ci	regmap_write(dev->regmap, ATMEL_I2SC_IER,
69462306a36Sopenharmony_ci		     ATMEL_I2SC_INT_RXOR | ATMEL_I2SC_INT_TXUR);
69562306a36Sopenharmony_ci
69662306a36Sopenharmony_ci	err = devm_snd_soc_register_component(&pdev->dev,
69762306a36Sopenharmony_ci					      &atmel_i2s_component,
69862306a36Sopenharmony_ci					      &atmel_i2s_dai, 1);
69962306a36Sopenharmony_ci	if (err) {
70062306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to register DAI: %d\n", err);
70162306a36Sopenharmony_ci		clk_disable_unprepare(dev->pclk);
70262306a36Sopenharmony_ci		return err;
70362306a36Sopenharmony_ci	}
70462306a36Sopenharmony_ci
70562306a36Sopenharmony_ci	/* Prepare DMA config. */
70662306a36Sopenharmony_ci	dev->playback.addr	= (dma_addr_t)mem->start + ATMEL_I2SC_THR;
70762306a36Sopenharmony_ci	dev->playback.maxburst	= 1;
70862306a36Sopenharmony_ci	dev->capture.addr	= (dma_addr_t)mem->start + ATMEL_I2SC_RHR;
70962306a36Sopenharmony_ci	dev->capture.maxburst	= 1;
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_ci	if (of_property_match_string(np, "dma-names", "rx-tx") == 0)
71262306a36Sopenharmony_ci		pcm_flags |= SND_DMAENGINE_PCM_FLAG_HALF_DUPLEX;
71362306a36Sopenharmony_ci	err = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, pcm_flags);
71462306a36Sopenharmony_ci	if (err) {
71562306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to register PCM: %d\n", err);
71662306a36Sopenharmony_ci		clk_disable_unprepare(dev->pclk);
71762306a36Sopenharmony_ci		return err;
71862306a36Sopenharmony_ci	}
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_ci	return 0;
72162306a36Sopenharmony_ci}
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_cistatic void atmel_i2s_remove(struct platform_device *pdev)
72462306a36Sopenharmony_ci{
72562306a36Sopenharmony_ci	struct atmel_i2s_dev *dev = platform_get_drvdata(pdev);
72662306a36Sopenharmony_ci
72762306a36Sopenharmony_ci	clk_disable_unprepare(dev->pclk);
72862306a36Sopenharmony_ci}
72962306a36Sopenharmony_ci
73062306a36Sopenharmony_cistatic struct platform_driver atmel_i2s_driver = {
73162306a36Sopenharmony_ci	.driver		= {
73262306a36Sopenharmony_ci		.name	= "atmel_i2s",
73362306a36Sopenharmony_ci		.of_match_table	= atmel_i2s_dt_ids,
73462306a36Sopenharmony_ci	},
73562306a36Sopenharmony_ci	.probe		= atmel_i2s_probe,
73662306a36Sopenharmony_ci	.remove_new	= atmel_i2s_remove,
73762306a36Sopenharmony_ci};
73862306a36Sopenharmony_cimodule_platform_driver(atmel_i2s_driver);
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_ciMODULE_DESCRIPTION("Atmel I2S Controller driver");
74162306a36Sopenharmony_ciMODULE_AUTHOR("Cyrille Pitchen <cyrille.pitchen@atmel.com>");
74262306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
743