162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */
262306a36Sopenharmony_ci#ifndef __SOUND_ICE1712_H
362306a36Sopenharmony_ci#define __SOUND_ICE1712_H
462306a36Sopenharmony_ci
562306a36Sopenharmony_ci/*
662306a36Sopenharmony_ci *   ALSA driver for ICEnsemble ICE1712 (Envy24)
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci *	Copyright (c) 2000 Jaroslav Kysela <perex@perex.cz>
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <linux/io.h>
1262306a36Sopenharmony_ci#include <sound/control.h>
1362306a36Sopenharmony_ci#include <sound/ac97_codec.h>
1462306a36Sopenharmony_ci#include <sound/rawmidi.h>
1562306a36Sopenharmony_ci#include <sound/i2c.h>
1662306a36Sopenharmony_ci#include <sound/ak4xxx-adda.h>
1762306a36Sopenharmony_ci#include <sound/ak4114.h>
1862306a36Sopenharmony_ci#include <sound/pt2258.h>
1962306a36Sopenharmony_ci#include <sound/pcm.h>
2062306a36Sopenharmony_ci#include <sound/mpu401.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci/*
2462306a36Sopenharmony_ci *  Direct registers
2562306a36Sopenharmony_ci */
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define ICEREG(ice, x) ((ice)->port + ICE1712_REG_##x)
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#define ICE1712_REG_CONTROL		0x00	/* byte */
3062306a36Sopenharmony_ci#define   ICE1712_RESET			0x80	/* soft reset whole chip */
3162306a36Sopenharmony_ci#define   ICE1712_SERR_ASSERT_DS_DMA	0x40    /* disabled SERR# assertion for the DS DMA Ch-C irq otherwise enabled */
3262306a36Sopenharmony_ci#define   ICE1712_DOS_VOL		0x10    /* DOS WT/FM volume control */
3362306a36Sopenharmony_ci#define   ICE1712_SERR_LEVEL		0x08	/* SERR# level otherwise edge */
3462306a36Sopenharmony_ci#define   ICE1712_SERR_ASSERT_SB	0x02	/* disabled SERR# assertion for SB irq otherwise enabled */
3562306a36Sopenharmony_ci#define   ICE1712_NATIVE		0x01	/* native mode otherwise SB */
3662306a36Sopenharmony_ci#define ICE1712_REG_IRQMASK		0x01	/* byte */
3762306a36Sopenharmony_ci#define   ICE1712_IRQ_MPU1		0x80	/* MIDI irq mask */
3862306a36Sopenharmony_ci#define   ICE1712_IRQ_TIMER		0x40	/* Timer mask */
3962306a36Sopenharmony_ci#define   ICE1712_IRQ_MPU2		0x20	/* Secondary MIDI irq mask */
4062306a36Sopenharmony_ci#define   ICE1712_IRQ_PROPCM		0x10	/* professional multi-track */
4162306a36Sopenharmony_ci#define   ICE1712_IRQ_FM		0x08	/* FM/MIDI - legacy */
4262306a36Sopenharmony_ci#define   ICE1712_IRQ_PBKDS		0x04	/* playback DS channels */
4362306a36Sopenharmony_ci#define   ICE1712_IRQ_CONCAP		0x02	/* consumer capture */
4462306a36Sopenharmony_ci#define   ICE1712_IRQ_CONPBK		0x01	/* consumer playback */
4562306a36Sopenharmony_ci#define ICE1712_REG_IRQSTAT		0x02	/* byte */
4662306a36Sopenharmony_ci/* look to ICE1712_IRQ_* */
4762306a36Sopenharmony_ci#define ICE1712_REG_INDEX		0x03	/* byte - indirect CCIxx regs */
4862306a36Sopenharmony_ci#define ICE1712_REG_DATA		0x04	/* byte - indirect CCIxx regs */
4962306a36Sopenharmony_ci#define ICE1712_REG_NMI_STAT1		0x05	/* byte */
5062306a36Sopenharmony_ci#define ICE1712_REG_NMI_DATA		0x06	/* byte */
5162306a36Sopenharmony_ci#define ICE1712_REG_NMI_INDEX		0x07	/* byte */
5262306a36Sopenharmony_ci#define ICE1712_REG_AC97_INDEX		0x08	/* byte */
5362306a36Sopenharmony_ci#define ICE1712_REG_AC97_CMD		0x09	/* byte */
5462306a36Sopenharmony_ci#define   ICE1712_AC97_COLD		0x80	/* cold reset */
5562306a36Sopenharmony_ci#define   ICE1712_AC97_WARM		0x40	/* warm reset */
5662306a36Sopenharmony_ci#define   ICE1712_AC97_WRITE		0x20	/* W: write, R: write in progress */
5762306a36Sopenharmony_ci#define   ICE1712_AC97_READ		0x10	/* W: read, R: read in progress */
5862306a36Sopenharmony_ci#define   ICE1712_AC97_READY		0x08	/* codec ready status bit */
5962306a36Sopenharmony_ci#define   ICE1712_AC97_PBK_VSR		0x02	/* playback VSR */
6062306a36Sopenharmony_ci#define   ICE1712_AC97_CAP_VSR		0x01	/* capture VSR */
6162306a36Sopenharmony_ci#define ICE1712_REG_AC97_DATA		0x0a	/* word (little endian) */
6262306a36Sopenharmony_ci#define ICE1712_REG_MPU1_CTRL		0x0c	/* byte */
6362306a36Sopenharmony_ci#define ICE1712_REG_MPU1_DATA		0x0d	/* byte */
6462306a36Sopenharmony_ci#define ICE1712_REG_I2C_DEV_ADDR	0x10	/* byte */
6562306a36Sopenharmony_ci#define   ICE1712_I2C_WRITE		0x01	/* write direction */
6662306a36Sopenharmony_ci#define ICE1712_REG_I2C_BYTE_ADDR	0x11	/* byte */
6762306a36Sopenharmony_ci#define ICE1712_REG_I2C_DATA		0x12	/* byte */
6862306a36Sopenharmony_ci#define ICE1712_REG_I2C_CTRL		0x13	/* byte */
6962306a36Sopenharmony_ci#define   ICE1712_I2C_EEPROM		0x80	/* EEPROM exists */
7062306a36Sopenharmony_ci#define   ICE1712_I2C_BUSY		0x01	/* busy bit */
7162306a36Sopenharmony_ci#define ICE1712_REG_CONCAP_ADDR		0x14	/* dword - consumer capture */
7262306a36Sopenharmony_ci#define ICE1712_REG_CONCAP_COUNT	0x18	/* word - current/base count */
7362306a36Sopenharmony_ci#define ICE1712_REG_SERR_SHADOW		0x1b	/* byte */
7462306a36Sopenharmony_ci#define ICE1712_REG_MPU2_CTRL		0x1c	/* byte */
7562306a36Sopenharmony_ci#define ICE1712_REG_MPU2_DATA		0x1d	/* byte */
7662306a36Sopenharmony_ci#define ICE1712_REG_TIMER		0x1e	/* word */
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci/*
7962306a36Sopenharmony_ci *  Indirect registers
8062306a36Sopenharmony_ci */
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci#define ICE1712_IREG_PBK_COUNT_LO	0x00
8362306a36Sopenharmony_ci#define ICE1712_IREG_PBK_COUNT_HI	0x01
8462306a36Sopenharmony_ci#define ICE1712_IREG_PBK_CTRL		0x02
8562306a36Sopenharmony_ci#define ICE1712_IREG_PBK_LEFT		0x03	/* left volume */
8662306a36Sopenharmony_ci#define ICE1712_IREG_PBK_RIGHT		0x04	/* right volume */
8762306a36Sopenharmony_ci#define ICE1712_IREG_PBK_SOFT		0x05	/* soft volume */
8862306a36Sopenharmony_ci#define ICE1712_IREG_PBK_RATE_LO	0x06
8962306a36Sopenharmony_ci#define ICE1712_IREG_PBK_RATE_MID	0x07
9062306a36Sopenharmony_ci#define ICE1712_IREG_PBK_RATE_HI	0x08
9162306a36Sopenharmony_ci#define ICE1712_IREG_CAP_COUNT_LO	0x10
9262306a36Sopenharmony_ci#define ICE1712_IREG_CAP_COUNT_HI	0x11
9362306a36Sopenharmony_ci#define ICE1712_IREG_CAP_CTRL		0x12
9462306a36Sopenharmony_ci#define ICE1712_IREG_GPIO_DATA		0x20
9562306a36Sopenharmony_ci#define ICE1712_IREG_GPIO_WRITE_MASK	0x21
9662306a36Sopenharmony_ci#define ICE1712_IREG_GPIO_DIRECTION	0x22
9762306a36Sopenharmony_ci#define ICE1712_IREG_CONSUMER_POWERDOWN	0x30
9862306a36Sopenharmony_ci#define ICE1712_IREG_PRO_POWERDOWN	0x31
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci/*
10162306a36Sopenharmony_ci *  Consumer section direct DMA registers
10262306a36Sopenharmony_ci */
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci#define ICEDS(ice, x) ((ice)->dmapath_port + ICE1712_DS_##x)
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci#define ICE1712_DS_INTMASK		0x00	/* word - interrupt mask */
10762306a36Sopenharmony_ci#define ICE1712_DS_INTSTAT		0x02	/* word - interrupt status */
10862306a36Sopenharmony_ci#define ICE1712_DS_DATA			0x04	/* dword - channel data */
10962306a36Sopenharmony_ci#define ICE1712_DS_INDEX		0x08	/* dword - channel index */
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci/*
11262306a36Sopenharmony_ci *  Consumer section channel registers
11362306a36Sopenharmony_ci */
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci#define ICE1712_DSC_ADDR0		0x00	/* dword - base address 0 */
11662306a36Sopenharmony_ci#define ICE1712_DSC_COUNT0		0x01	/* word - count 0 */
11762306a36Sopenharmony_ci#define ICE1712_DSC_ADDR1		0x02	/* dword - base address 1 */
11862306a36Sopenharmony_ci#define ICE1712_DSC_COUNT1		0x03	/* word - count 1 */
11962306a36Sopenharmony_ci#define ICE1712_DSC_CONTROL		0x04	/* byte - control & status */
12062306a36Sopenharmony_ci#define   ICE1712_BUFFER1		0x80	/* buffer1 is active */
12162306a36Sopenharmony_ci#define   ICE1712_BUFFER1_AUTO		0x40	/* buffer1 auto init */
12262306a36Sopenharmony_ci#define   ICE1712_BUFFER0_AUTO		0x20	/* buffer0 auto init */
12362306a36Sopenharmony_ci#define   ICE1712_FLUSH			0x10	/* flush FIFO */
12462306a36Sopenharmony_ci#define   ICE1712_STEREO		0x08	/* stereo */
12562306a36Sopenharmony_ci#define   ICE1712_16BIT			0x04	/* 16-bit data */
12662306a36Sopenharmony_ci#define   ICE1712_PAUSE			0x02	/* pause */
12762306a36Sopenharmony_ci#define   ICE1712_START			0x01	/* start */
12862306a36Sopenharmony_ci#define ICE1712_DSC_RATE		0x05	/* dword - rate */
12962306a36Sopenharmony_ci#define ICE1712_DSC_VOLUME		0x06	/* word - volume control */
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci/*
13262306a36Sopenharmony_ci *  Professional multi-track direct control registers
13362306a36Sopenharmony_ci */
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci#define ICEMT(ice, x) ((ice)->profi_port + ICE1712_MT_##x)
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci#define ICE1712_MT_IRQ			0x00	/* byte - interrupt mask */
13862306a36Sopenharmony_ci#define   ICE1712_MULTI_CAPTURE		0x80	/* capture IRQ */
13962306a36Sopenharmony_ci#define   ICE1712_MULTI_PLAYBACK	0x40	/* playback IRQ */
14062306a36Sopenharmony_ci#define   ICE1712_MULTI_CAPSTATUS	0x02	/* capture IRQ status */
14162306a36Sopenharmony_ci#define   ICE1712_MULTI_PBKSTATUS	0x01	/* playback IRQ status */
14262306a36Sopenharmony_ci#define ICE1712_MT_RATE			0x01	/* byte - sampling rate select */
14362306a36Sopenharmony_ci#define   ICE1712_SPDIF_MASTER		0x10	/* S/PDIF input is master clock */
14462306a36Sopenharmony_ci#define ICE1712_MT_I2S_FORMAT		0x02	/* byte - I2S data format */
14562306a36Sopenharmony_ci#define ICE1712_MT_AC97_INDEX		0x04	/* byte - AC'97 index */
14662306a36Sopenharmony_ci#define ICE1712_MT_AC97_CMD		0x05	/* byte - AC'97 command & status */
14762306a36Sopenharmony_ci/* look to ICE1712_AC97_* */
14862306a36Sopenharmony_ci#define ICE1712_MT_AC97_DATA		0x06	/* word - AC'97 data */
14962306a36Sopenharmony_ci#define ICE1712_MT_PLAYBACK_ADDR	0x10	/* dword - playback address */
15062306a36Sopenharmony_ci#define ICE1712_MT_PLAYBACK_SIZE	0x14	/* word - playback size */
15162306a36Sopenharmony_ci#define ICE1712_MT_PLAYBACK_COUNT	0x16	/* word - playback count */
15262306a36Sopenharmony_ci#define ICE1712_MT_PLAYBACK_CONTROL	0x18	/* byte - control */
15362306a36Sopenharmony_ci#define   ICE1712_CAPTURE_START_SHADOW	0x04	/* capture start */
15462306a36Sopenharmony_ci#define   ICE1712_PLAYBACK_PAUSE	0x02	/* playback pause */
15562306a36Sopenharmony_ci#define   ICE1712_PLAYBACK_START	0x01	/* playback start */
15662306a36Sopenharmony_ci#define ICE1712_MT_CAPTURE_ADDR		0x20	/* dword - capture address */
15762306a36Sopenharmony_ci#define ICE1712_MT_CAPTURE_SIZE		0x24	/* word - capture size */
15862306a36Sopenharmony_ci#define ICE1712_MT_CAPTURE_COUNT	0x26	/* word - capture count */
15962306a36Sopenharmony_ci#define ICE1712_MT_CAPTURE_CONTROL	0x28	/* byte - control */
16062306a36Sopenharmony_ci#define   ICE1712_CAPTURE_START		0x01	/* capture start */
16162306a36Sopenharmony_ci#define ICE1712_MT_ROUTE_PSDOUT03	0x30	/* word */
16262306a36Sopenharmony_ci#define ICE1712_MT_ROUTE_SPDOUT		0x32	/* word */
16362306a36Sopenharmony_ci#define ICE1712_MT_ROUTE_CAPTURE	0x34	/* dword */
16462306a36Sopenharmony_ci#define ICE1712_MT_MONITOR_VOLUME	0x38	/* word */
16562306a36Sopenharmony_ci#define ICE1712_MT_MONITOR_INDEX	0x3a	/* byte */
16662306a36Sopenharmony_ci#define ICE1712_MT_MONITOR_RATE		0x3b	/* byte */
16762306a36Sopenharmony_ci#define ICE1712_MT_MONITOR_ROUTECTRL	0x3c	/* byte */
16862306a36Sopenharmony_ci#define   ICE1712_ROUTE_AC97		0x01	/* route digital mixer output to AC'97 */
16962306a36Sopenharmony_ci#define ICE1712_MT_MONITOR_PEAKINDEX	0x3e	/* byte */
17062306a36Sopenharmony_ci#define ICE1712_MT_MONITOR_PEAKDATA	0x3f	/* byte */
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci/*
17362306a36Sopenharmony_ci *  Codec configuration bits
17462306a36Sopenharmony_ci */
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci/* PCI[60] System Configuration */
17762306a36Sopenharmony_ci#define ICE1712_CFG_CLOCK	0xc0
17862306a36Sopenharmony_ci#define   ICE1712_CFG_CLOCK512	0x00	/* 22.5692Mhz, 44.1kHz*512 */
17962306a36Sopenharmony_ci#define   ICE1712_CFG_CLOCK384  0x40	/* 16.9344Mhz, 44.1kHz*384 */
18062306a36Sopenharmony_ci#define   ICE1712_CFG_EXT	0x80	/* external clock */
18162306a36Sopenharmony_ci#define ICE1712_CFG_2xMPU401	0x20	/* two MPU401 UARTs */
18262306a36Sopenharmony_ci#define ICE1712_CFG_NO_CON_AC97 0x10	/* consumer AC'97 codec is not present */
18362306a36Sopenharmony_ci#define ICE1712_CFG_ADC_MASK	0x0c	/* one, two, three, four stereo ADCs */
18462306a36Sopenharmony_ci#define ICE1712_CFG_DAC_MASK	0x03	/* one, two, three, four stereo DACs */
18562306a36Sopenharmony_ci/* PCI[61] AC-Link Configuration */
18662306a36Sopenharmony_ci#define ICE1712_CFG_PRO_I2S	0x80	/* multitrack converter: I2S or AC'97 */
18762306a36Sopenharmony_ci#define ICE1712_CFG_AC97_PACKED	0x01	/* split or packed mode - AC'97 */
18862306a36Sopenharmony_ci/* PCI[62] I2S Features */
18962306a36Sopenharmony_ci#define ICE1712_CFG_I2S_VOLUME	0x80	/* volume/mute capability */
19062306a36Sopenharmony_ci#define ICE1712_CFG_I2S_96KHZ	0x40	/* supports 96kHz sampling */
19162306a36Sopenharmony_ci#define ICE1712_CFG_I2S_RESMASK	0x30	/* resolution mask, 16,18,20,24-bit */
19262306a36Sopenharmony_ci#define ICE1712_CFG_I2S_OTHER	0x0f	/* other I2S IDs */
19362306a36Sopenharmony_ci/* PCI[63] S/PDIF Configuration */
19462306a36Sopenharmony_ci#define ICE1712_CFG_I2S_CHIPID	0xfc	/* I2S chip ID */
19562306a36Sopenharmony_ci#define ICE1712_CFG_SPDIF_IN	0x02	/* S/PDIF input is present */
19662306a36Sopenharmony_ci#define ICE1712_CFG_SPDIF_OUT	0x01	/* S/PDIF output is present */
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci/*
19962306a36Sopenharmony_ci * DMA mode values
20062306a36Sopenharmony_ci * identical with DMA_XXX on i386 architecture.
20162306a36Sopenharmony_ci */
20262306a36Sopenharmony_ci#define ICE1712_DMA_MODE_WRITE		0x48
20362306a36Sopenharmony_ci#define ICE1712_DMA_AUTOINIT		0x10
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci/*
20762306a36Sopenharmony_ci * I2C EEPROM Address
20862306a36Sopenharmony_ci */
20962306a36Sopenharmony_ci#define ICE_I2C_EEPROM_ADDR		0xA0
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_cistruct snd_ice1712;
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_cistruct snd_ice1712_eeprom {
21462306a36Sopenharmony_ci	unsigned int subvendor;	/* PCI[2c-2f] */
21562306a36Sopenharmony_ci	unsigned char size;	/* size of EEPROM image in bytes */
21662306a36Sopenharmony_ci	unsigned char version;	/* must be 1 (or 2 for vt1724) */
21762306a36Sopenharmony_ci	unsigned char data[32];
21862306a36Sopenharmony_ci	unsigned int gpiomask;
21962306a36Sopenharmony_ci	unsigned int gpiostate;
22062306a36Sopenharmony_ci	unsigned int gpiodir;
22162306a36Sopenharmony_ci};
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_cienum {
22462306a36Sopenharmony_ci	ICE_EEP1_CODEC = 0,	/* 06 */
22562306a36Sopenharmony_ci	ICE_EEP1_ACLINK,	/* 07 */
22662306a36Sopenharmony_ci	ICE_EEP1_I2SID,		/* 08 */
22762306a36Sopenharmony_ci	ICE_EEP1_SPDIF,		/* 09 */
22862306a36Sopenharmony_ci	ICE_EEP1_GPIO_MASK,	/* 0a */
22962306a36Sopenharmony_ci	ICE_EEP1_GPIO_STATE,	/* 0b */
23062306a36Sopenharmony_ci	ICE_EEP1_GPIO_DIR,	/* 0c */
23162306a36Sopenharmony_ci	ICE_EEP1_AC97_MAIN_LO,	/* 0d */
23262306a36Sopenharmony_ci	ICE_EEP1_AC97_MAIN_HI,	/* 0e */
23362306a36Sopenharmony_ci	ICE_EEP1_AC97_PCM_LO,	/* 0f */
23462306a36Sopenharmony_ci	ICE_EEP1_AC97_PCM_HI,	/* 10 */
23562306a36Sopenharmony_ci	ICE_EEP1_AC97_REC_LO,	/* 11 */
23662306a36Sopenharmony_ci	ICE_EEP1_AC97_REC_HI,	/* 12 */
23762306a36Sopenharmony_ci	ICE_EEP1_AC97_RECSRC,	/* 13 */
23862306a36Sopenharmony_ci	ICE_EEP1_DAC_ID,	/* 14 */
23962306a36Sopenharmony_ci	ICE_EEP1_DAC_ID1,
24062306a36Sopenharmony_ci	ICE_EEP1_DAC_ID2,
24162306a36Sopenharmony_ci	ICE_EEP1_DAC_ID3,
24262306a36Sopenharmony_ci	ICE_EEP1_ADC_ID,	/* 18 */
24362306a36Sopenharmony_ci	ICE_EEP1_ADC_ID1,
24462306a36Sopenharmony_ci	ICE_EEP1_ADC_ID2,
24562306a36Sopenharmony_ci	ICE_EEP1_ADC_ID3
24662306a36Sopenharmony_ci};
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci#define ice_has_con_ac97(ice)	(!((ice)->eeprom.data[ICE_EEP1_CODEC] & ICE1712_CFG_NO_CON_AC97))
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistruct snd_ak4xxx_private {
25262306a36Sopenharmony_ci	unsigned int cif:1;		/* CIF mode */
25362306a36Sopenharmony_ci	unsigned char caddr;		/* C0 and C1 bits */
25462306a36Sopenharmony_ci	unsigned int data_mask;		/* DATA gpio bit */
25562306a36Sopenharmony_ci	unsigned int clk_mask;		/* CLK gpio bit */
25662306a36Sopenharmony_ci	unsigned int cs_mask;		/* bit mask for select/deselect address */
25762306a36Sopenharmony_ci	unsigned int cs_addr;		/* bits to select address */
25862306a36Sopenharmony_ci	unsigned int cs_none;		/* bits to deselect address */
25962306a36Sopenharmony_ci	unsigned int add_flags;		/* additional bits at init */
26062306a36Sopenharmony_ci	unsigned int mask_flags;	/* total mask bits */
26162306a36Sopenharmony_ci	struct snd_akm4xxx_ops {
26262306a36Sopenharmony_ci		void (*set_rate_val)(struct snd_akm4xxx *ak, unsigned int rate);
26362306a36Sopenharmony_ci	} ops;
26462306a36Sopenharmony_ci};
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_cistruct snd_ice1712_spdif {
26762306a36Sopenharmony_ci	unsigned char cs8403_bits;
26862306a36Sopenharmony_ci	unsigned char cs8403_stream_bits;
26962306a36Sopenharmony_ci	struct snd_kcontrol *stream_ctl;
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	struct snd_ice1712_spdif_ops {
27262306a36Sopenharmony_ci		void (*open)(struct snd_ice1712 *, struct snd_pcm_substream *);
27362306a36Sopenharmony_ci		void (*setup_rate)(struct snd_ice1712 *, int rate);
27462306a36Sopenharmony_ci		void (*close)(struct snd_ice1712 *, struct snd_pcm_substream *);
27562306a36Sopenharmony_ci		void (*default_get)(struct snd_ice1712 *, struct snd_ctl_elem_value *ucontrol);
27662306a36Sopenharmony_ci		int (*default_put)(struct snd_ice1712 *, struct snd_ctl_elem_value *ucontrol);
27762306a36Sopenharmony_ci		void (*stream_get)(struct snd_ice1712 *, struct snd_ctl_elem_value *ucontrol);
27862306a36Sopenharmony_ci		int (*stream_put)(struct snd_ice1712 *, struct snd_ctl_elem_value *ucontrol);
27962306a36Sopenharmony_ci	} ops;
28062306a36Sopenharmony_ci};
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistruct snd_ice1712_card_info;
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_cistruct snd_ice1712 {
28562306a36Sopenharmony_ci	unsigned long conp_dma_size;
28662306a36Sopenharmony_ci	unsigned long conc_dma_size;
28762306a36Sopenharmony_ci	unsigned long prop_dma_size;
28862306a36Sopenharmony_ci	unsigned long proc_dma_size;
28962306a36Sopenharmony_ci	int irq;
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	unsigned long port;
29262306a36Sopenharmony_ci	unsigned long ddma_port;
29362306a36Sopenharmony_ci	unsigned long dmapath_port;
29462306a36Sopenharmony_ci	unsigned long profi_port;
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	struct pci_dev *pci;
29762306a36Sopenharmony_ci	struct snd_card *card;
29862306a36Sopenharmony_ci	struct snd_pcm *pcm;
29962306a36Sopenharmony_ci	struct snd_pcm *pcm_ds;
30062306a36Sopenharmony_ci	struct snd_pcm *pcm_pro;
30162306a36Sopenharmony_ci	struct snd_pcm_substream *playback_con_substream;
30262306a36Sopenharmony_ci	struct snd_pcm_substream *playback_con_substream_ds[6];
30362306a36Sopenharmony_ci	struct snd_pcm_substream *capture_con_substream;
30462306a36Sopenharmony_ci	struct snd_pcm_substream *playback_pro_substream;
30562306a36Sopenharmony_ci	struct snd_pcm_substream *capture_pro_substream;
30662306a36Sopenharmony_ci	unsigned int playback_pro_size;
30762306a36Sopenharmony_ci	unsigned int capture_pro_size;
30862306a36Sopenharmony_ci	unsigned int playback_con_virt_addr[6];
30962306a36Sopenharmony_ci	unsigned int playback_con_active_buf[6];
31062306a36Sopenharmony_ci	unsigned int capture_con_virt_addr;
31162306a36Sopenharmony_ci	unsigned int ac97_ext_id;
31262306a36Sopenharmony_ci	struct snd_ac97 *ac97;
31362306a36Sopenharmony_ci	struct snd_rawmidi *rmidi[2];
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci	spinlock_t reg_lock;
31662306a36Sopenharmony_ci	struct snd_info_entry *proc_entry;
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	struct snd_ice1712_eeprom eeprom;
31962306a36Sopenharmony_ci	const struct snd_ice1712_card_info *card_info;
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	unsigned int pro_volumes[20];
32262306a36Sopenharmony_ci	unsigned int omni:1;		/* Delta Omni I/O */
32362306a36Sopenharmony_ci	unsigned int dxr_enable:1;	/* Terratec DXR enable for DMX6FIRE */
32462306a36Sopenharmony_ci	unsigned int vt1724:1;
32562306a36Sopenharmony_ci	unsigned int vt1720:1;
32662306a36Sopenharmony_ci	unsigned int has_spdif:1;	/* VT1720/4 - has SPDIF I/O */
32762306a36Sopenharmony_ci	unsigned int force_pdma4:1;	/* VT1720/4 - PDMA4 as non-spdif */
32862306a36Sopenharmony_ci	unsigned int force_rdma1:1;	/* VT1720/4 - RDMA1 as non-spdif */
32962306a36Sopenharmony_ci	unsigned int midi_output:1;	/* VT1720/4: MIDI output triggered */
33062306a36Sopenharmony_ci	unsigned int midi_input:1;	/* VT1720/4: MIDI input triggered */
33162306a36Sopenharmony_ci	unsigned int own_routing:1;	/* VT1720/4: use own routing ctls */
33262306a36Sopenharmony_ci	unsigned int num_total_dacs;	/* total DACs */
33362306a36Sopenharmony_ci	unsigned int num_total_adcs;	/* total ADCs */
33462306a36Sopenharmony_ci	unsigned int cur_rate;		/* current rate */
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci	struct mutex open_mutex;
33762306a36Sopenharmony_ci	struct snd_pcm_substream *pcm_reserved[4];
33862306a36Sopenharmony_ci	const struct snd_pcm_hw_constraint_list *hw_rates; /* card-specific rate constraints */
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	unsigned int akm_codecs;
34162306a36Sopenharmony_ci	struct snd_akm4xxx *akm;
34262306a36Sopenharmony_ci	struct snd_ice1712_spdif spdif;
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci	struct mutex i2c_mutex;	/* I2C mutex for ICE1724 registers */
34562306a36Sopenharmony_ci	struct snd_i2c_bus *i2c;		/* I2C bus */
34662306a36Sopenharmony_ci	struct snd_i2c_device *cs8427;	/* CS8427 I2C device */
34762306a36Sopenharmony_ci	unsigned int cs8427_timeout;	/* CS8427 reset timeout in HZ/100 */
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_ci	struct ice1712_gpio {
35062306a36Sopenharmony_ci		unsigned int direction;		/* current direction bits */
35162306a36Sopenharmony_ci		unsigned int write_mask;	/* current mask bits */
35262306a36Sopenharmony_ci		unsigned int saved[2];		/* for ewx_i2c */
35362306a36Sopenharmony_ci		/* operators */
35462306a36Sopenharmony_ci		void (*set_mask)(struct snd_ice1712 *ice, unsigned int data);
35562306a36Sopenharmony_ci		unsigned int (*get_mask)(struct snd_ice1712 *ice);
35662306a36Sopenharmony_ci		void (*set_dir)(struct snd_ice1712 *ice, unsigned int data);
35762306a36Sopenharmony_ci		unsigned int (*get_dir)(struct snd_ice1712 *ice);
35862306a36Sopenharmony_ci		void (*set_data)(struct snd_ice1712 *ice, unsigned int data);
35962306a36Sopenharmony_ci		unsigned int (*get_data)(struct snd_ice1712 *ice);
36062306a36Sopenharmony_ci		/* misc operators - move to another place? */
36162306a36Sopenharmony_ci		void (*set_pro_rate)(struct snd_ice1712 *ice, unsigned int rate);
36262306a36Sopenharmony_ci		void (*i2s_mclk_changed)(struct snd_ice1712 *ice);
36362306a36Sopenharmony_ci	} gpio;
36462306a36Sopenharmony_ci	struct mutex gpio_mutex;
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	/* other board-specific data */
36762306a36Sopenharmony_ci	void *spec;
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	/* VT172x specific */
37062306a36Sopenharmony_ci	int pro_rate_default;
37162306a36Sopenharmony_ci	int (*is_spdif_master)(struct snd_ice1712 *ice);
37262306a36Sopenharmony_ci	unsigned int (*get_rate)(struct snd_ice1712 *ice);
37362306a36Sopenharmony_ci	void (*set_rate)(struct snd_ice1712 *ice, unsigned int rate);
37462306a36Sopenharmony_ci	unsigned char (*set_mclk)(struct snd_ice1712 *ice, unsigned int rate);
37562306a36Sopenharmony_ci	int (*set_spdif_clock)(struct snd_ice1712 *ice, int type);
37662306a36Sopenharmony_ci	int (*get_spdif_master_type)(struct snd_ice1712 *ice);
37762306a36Sopenharmony_ci	const char * const *ext_clock_names;
37862306a36Sopenharmony_ci	int ext_clock_count;
37962306a36Sopenharmony_ci	void (*pro_open)(struct snd_ice1712 *, struct snd_pcm_substream *);
38062306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
38162306a36Sopenharmony_ci	int (*pm_suspend)(struct snd_ice1712 *);
38262306a36Sopenharmony_ci	int (*pm_resume)(struct snd_ice1712 *);
38362306a36Sopenharmony_ci	unsigned int pm_suspend_enabled:1;
38462306a36Sopenharmony_ci	unsigned int pm_saved_is_spdif_master:1;
38562306a36Sopenharmony_ci	unsigned int pm_saved_spdif_ctrl;
38662306a36Sopenharmony_ci	unsigned char pm_saved_spdif_cfg;
38762306a36Sopenharmony_ci	unsigned int pm_saved_route;
38862306a36Sopenharmony_ci#endif
38962306a36Sopenharmony_ci};
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci/*
39362306a36Sopenharmony_ci * gpio access functions
39462306a36Sopenharmony_ci */
39562306a36Sopenharmony_cistatic inline void snd_ice1712_gpio_set_dir(struct snd_ice1712 *ice, unsigned int bits)
39662306a36Sopenharmony_ci{
39762306a36Sopenharmony_ci	ice->gpio.set_dir(ice, bits);
39862306a36Sopenharmony_ci}
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_cistatic inline unsigned int snd_ice1712_gpio_get_dir(struct snd_ice1712 *ice)
40162306a36Sopenharmony_ci{
40262306a36Sopenharmony_ci	return ice->gpio.get_dir(ice);
40362306a36Sopenharmony_ci}
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_cistatic inline void snd_ice1712_gpio_set_mask(struct snd_ice1712 *ice, unsigned int bits)
40662306a36Sopenharmony_ci{
40762306a36Sopenharmony_ci	ice->gpio.set_mask(ice, bits);
40862306a36Sopenharmony_ci}
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_cistatic inline void snd_ice1712_gpio_write(struct snd_ice1712 *ice, unsigned int val)
41162306a36Sopenharmony_ci{
41262306a36Sopenharmony_ci	ice->gpio.set_data(ice, val);
41362306a36Sopenharmony_ci}
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_cistatic inline unsigned int snd_ice1712_gpio_read(struct snd_ice1712 *ice)
41662306a36Sopenharmony_ci{
41762306a36Sopenharmony_ci	return ice->gpio.get_data(ice);
41862306a36Sopenharmony_ci}
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci/*
42162306a36Sopenharmony_ci * save and restore gpio status
42262306a36Sopenharmony_ci * The access to gpio will be protected by mutex, so don't forget to
42362306a36Sopenharmony_ci * restore!
42462306a36Sopenharmony_ci */
42562306a36Sopenharmony_cistatic inline void snd_ice1712_save_gpio_status(struct snd_ice1712 *ice)
42662306a36Sopenharmony_ci{
42762306a36Sopenharmony_ci	mutex_lock(&ice->gpio_mutex);
42862306a36Sopenharmony_ci	ice->gpio.saved[0] = ice->gpio.direction;
42962306a36Sopenharmony_ci	ice->gpio.saved[1] = ice->gpio.write_mask;
43062306a36Sopenharmony_ci}
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_cistatic inline void snd_ice1712_restore_gpio_status(struct snd_ice1712 *ice)
43362306a36Sopenharmony_ci{
43462306a36Sopenharmony_ci	ice->gpio.set_dir(ice, ice->gpio.saved[0]);
43562306a36Sopenharmony_ci	ice->gpio.set_mask(ice, ice->gpio.saved[1]);
43662306a36Sopenharmony_ci	ice->gpio.direction = ice->gpio.saved[0];
43762306a36Sopenharmony_ci	ice->gpio.write_mask = ice->gpio.saved[1];
43862306a36Sopenharmony_ci	mutex_unlock(&ice->gpio_mutex);
43962306a36Sopenharmony_ci}
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci/* for bit controls */
44262306a36Sopenharmony_ci#define ICE1712_GPIO(xiface, xname, xindex, mask, invert, xaccess) \
44362306a36Sopenharmony_ci{ .iface = xiface, .name = xname, .access = xaccess, .info = snd_ctl_boolean_mono_info, \
44462306a36Sopenharmony_ci  .get = snd_ice1712_gpio_get, .put = snd_ice1712_gpio_put, \
44562306a36Sopenharmony_ci  .private_value = mask | (invert << 24) }
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ciint snd_ice1712_gpio_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol);
44862306a36Sopenharmony_ciint snd_ice1712_gpio_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol);
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci/*
45162306a36Sopenharmony_ci * set gpio direction, write mask and data
45262306a36Sopenharmony_ci */
45362306a36Sopenharmony_cistatic inline void snd_ice1712_gpio_write_bits(struct snd_ice1712 *ice,
45462306a36Sopenharmony_ci					       unsigned int mask, unsigned int bits)
45562306a36Sopenharmony_ci{
45662306a36Sopenharmony_ci	unsigned val;
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_ci	ice->gpio.direction |= mask;
45962306a36Sopenharmony_ci	snd_ice1712_gpio_set_dir(ice, ice->gpio.direction);
46062306a36Sopenharmony_ci	val = snd_ice1712_gpio_read(ice);
46162306a36Sopenharmony_ci	val &= ~mask;
46262306a36Sopenharmony_ci	val |= mask & bits;
46362306a36Sopenharmony_ci	snd_ice1712_gpio_write(ice, val);
46462306a36Sopenharmony_ci}
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_cistatic inline int snd_ice1712_gpio_read_bits(struct snd_ice1712 *ice,
46762306a36Sopenharmony_ci					      unsigned int mask)
46862306a36Sopenharmony_ci{
46962306a36Sopenharmony_ci	ice->gpio.direction &= ~mask;
47062306a36Sopenharmony_ci	snd_ice1712_gpio_set_dir(ice, ice->gpio.direction);
47162306a36Sopenharmony_ci	return  snd_ice1712_gpio_read(ice) & mask;
47262306a36Sopenharmony_ci}
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_ci/* route access functions */
47562306a36Sopenharmony_ciint snd_ice1724_get_route_val(struct snd_ice1712 *ice, int shift);
47662306a36Sopenharmony_ciint snd_ice1724_put_route_val(struct snd_ice1712 *ice, unsigned int val,
47762306a36Sopenharmony_ci								int shift);
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_ciint snd_ice1712_spdif_build_controls(struct snd_ice1712 *ice);
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_ciint snd_ice1712_akm4xxx_init(struct snd_akm4xxx *ak,
48262306a36Sopenharmony_ci			     const struct snd_akm4xxx *template,
48362306a36Sopenharmony_ci			     const struct snd_ak4xxx_private *priv,
48462306a36Sopenharmony_ci			     struct snd_ice1712 *ice);
48562306a36Sopenharmony_civoid snd_ice1712_akm4xxx_free(struct snd_ice1712 *ice);
48662306a36Sopenharmony_ciint snd_ice1712_akm4xxx_build_controls(struct snd_ice1712 *ice);
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_ciint snd_ice1712_init_cs8427(struct snd_ice1712 *ice, int addr);
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_cistatic inline void snd_ice1712_write(struct snd_ice1712 *ice, u8 addr, u8 data)
49162306a36Sopenharmony_ci{
49262306a36Sopenharmony_ci	outb(addr, ICEREG(ice, INDEX));
49362306a36Sopenharmony_ci	outb(data, ICEREG(ice, DATA));
49462306a36Sopenharmony_ci}
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_cistatic inline u8 snd_ice1712_read(struct snd_ice1712 *ice, u8 addr)
49762306a36Sopenharmony_ci{
49862306a36Sopenharmony_ci	outb(addr, ICEREG(ice, INDEX));
49962306a36Sopenharmony_ci	return inb(ICEREG(ice, DATA));
50062306a36Sopenharmony_ci}
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_ci/*
50462306a36Sopenharmony_ci * entry pointer
50562306a36Sopenharmony_ci */
50662306a36Sopenharmony_ci
50762306a36Sopenharmony_cistruct snd_ice1712_card_info {
50862306a36Sopenharmony_ci	unsigned int subvendor;
50962306a36Sopenharmony_ci	const char *name;
51062306a36Sopenharmony_ci	const char *model;
51162306a36Sopenharmony_ci	const char *driver;
51262306a36Sopenharmony_ci	int (*chip_init)(struct snd_ice1712 *);
51362306a36Sopenharmony_ci	void (*chip_exit)(struct snd_ice1712 *);
51462306a36Sopenharmony_ci	int (*build_controls)(struct snd_ice1712 *);
51562306a36Sopenharmony_ci	unsigned int no_mpu401:1;
51662306a36Sopenharmony_ci	unsigned int mpu401_1_info_flags;
51762306a36Sopenharmony_ci	unsigned int mpu401_2_info_flags;
51862306a36Sopenharmony_ci	const char *mpu401_1_name;
51962306a36Sopenharmony_ci	const char *mpu401_2_name;
52062306a36Sopenharmony_ci	const unsigned int eeprom_size;
52162306a36Sopenharmony_ci	const unsigned char *eeprom_data;
52262306a36Sopenharmony_ci};
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci#endif /* __SOUND_ICE1712_H */
526