162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) by James Courtier-Dutton <James@superbug.demon.co.uk> 462306a36Sopenharmony_ci * Driver p17v chips 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci/******************************************************************************/ 862306a36Sopenharmony_ci/* Audigy2Value Tina (P17V) pointer-offset register set, */ 962306a36Sopenharmony_ci/* accessed through the PTR2 and DATA2 registers */ 1062306a36Sopenharmony_ci/******************************************************************************/ 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci/* 00 - 07: Not used */ 1362306a36Sopenharmony_ci#define P17V_PLAYBACK_FIFO_PTR 0x08 /* Current playback fifo pointer 1462306a36Sopenharmony_ci * and number of sound samples in cache. 1562306a36Sopenharmony_ci */ 1662306a36Sopenharmony_ci/* 09 - 12: Not used */ 1762306a36Sopenharmony_ci#define P17V_CAPTURE_FIFO_PTR 0x13 /* Current capture fifo pointer 1862306a36Sopenharmony_ci * and number of sound samples in cache. 1962306a36Sopenharmony_ci */ 2062306a36Sopenharmony_ci/* 14 - 17: Not used */ 2162306a36Sopenharmony_ci#define P17V_PB_CHN_SEL 0x18 /* P17v playback channel select */ 2262306a36Sopenharmony_ci#define P17V_SE_SLOT_SEL_L 0x19 /* Sound Engine slot select low */ 2362306a36Sopenharmony_ci#define P17V_SE_SLOT_SEL_H 0x1a /* Sound Engine slot select high */ 2462306a36Sopenharmony_ci/* 1b - 1f: Not used */ 2562306a36Sopenharmony_ci/* 20 - 2f: Not used */ 2662306a36Sopenharmony_ci/* 30 - 3b: Not used */ 2762306a36Sopenharmony_ci#define P17V_SPI 0x3c /* SPI interface register */ 2862306a36Sopenharmony_ci#define P17V_I2C_ADDR 0x3d /* I2C Address */ 2962306a36Sopenharmony_ci#define P17V_I2C_0 0x3e /* I2C Data */ 3062306a36Sopenharmony_ci#define P17V_I2C_1 0x3f /* I2C Data */ 3162306a36Sopenharmony_ci/* I2C values */ 3262306a36Sopenharmony_ci#define I2C_A_ADC_ADD_MASK 0x000000fe /*The address is a 7 bit address */ 3362306a36Sopenharmony_ci#define I2C_A_ADC_RW_MASK 0x00000001 /*bit mask for R/W */ 3462306a36Sopenharmony_ci#define I2C_A_ADC_TRANS_MASK 0x00000010 /*Bit mask for I2c address DAC value */ 3562306a36Sopenharmony_ci#define I2C_A_ADC_ABORT_MASK 0x00000020 /*Bit mask for I2C transaction abort flag */ 3662306a36Sopenharmony_ci#define I2C_A_ADC_LAST_MASK 0x00000040 /*Bit mask for Last word transaction */ 3762306a36Sopenharmony_ci#define I2C_A_ADC_BYTE_MASK 0x00000080 /*Bit mask for Byte Mode */ 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci#define I2C_A_ADC_ADD 0x00000034 /*This is the Device address for ADC */ 4062306a36Sopenharmony_ci#define I2C_A_ADC_READ 0x00000001 /*To perform a read operation */ 4162306a36Sopenharmony_ci#define I2C_A_ADC_START 0x00000100 /*Start I2C transaction */ 4262306a36Sopenharmony_ci#define I2C_A_ADC_ABORT 0x00000200 /*I2C transaction abort */ 4362306a36Sopenharmony_ci#define I2C_A_ADC_LAST 0x00000400 /*I2C last transaction */ 4462306a36Sopenharmony_ci#define I2C_A_ADC_BYTE 0x00000800 /*I2C one byte mode */ 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci#define I2C_D_ADC_REG_MASK 0xfe000000 /*ADC address register */ 4762306a36Sopenharmony_ci#define I2C_D_ADC_DAT_MASK 0x01ff0000 /*ADC data register */ 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci#define ADC_TIMEOUT 0x00000007 /*ADC Timeout Clock Disable */ 5062306a36Sopenharmony_ci#define ADC_IFC_CTRL 0x0000000b /*ADC Interface Control */ 5162306a36Sopenharmony_ci#define ADC_MASTER 0x0000000c /*ADC Master Mode Control */ 5262306a36Sopenharmony_ci#define ADC_POWER 0x0000000d /*ADC PowerDown Control */ 5362306a36Sopenharmony_ci#define ADC_ATTEN_ADCL 0x0000000e /*ADC Attenuation ADCL */ 5462306a36Sopenharmony_ci#define ADC_ATTEN_ADCR 0x0000000f /*ADC Attenuation ADCR */ 5562306a36Sopenharmony_ci#define ADC_ALC_CTRL1 0x00000010 /*ADC ALC Control 1 */ 5662306a36Sopenharmony_ci#define ADC_ALC_CTRL2 0x00000011 /*ADC ALC Control 2 */ 5762306a36Sopenharmony_ci#define ADC_ALC_CTRL3 0x00000012 /*ADC ALC Control 3 */ 5862306a36Sopenharmony_ci#define ADC_NOISE_CTRL 0x00000013 /*ADC Noise Gate Control */ 5962306a36Sopenharmony_ci#define ADC_LIMIT_CTRL 0x00000014 /*ADC Limiter Control */ 6062306a36Sopenharmony_ci#define ADC_MUX 0x00000015 /*ADC Mux offset */ 6162306a36Sopenharmony_ci#if 0 6262306a36Sopenharmony_ci/* FIXME: Not tested yet. */ 6362306a36Sopenharmony_ci#define ADC_GAIN_MASK 0x000000ff //Mask for ADC Gain 6462306a36Sopenharmony_ci#define ADC_ZERODB 0x000000cf //Value to set ADC to 0dB 6562306a36Sopenharmony_ci#define ADC_MUTE_MASK 0x000000c0 //Mask for ADC mute 6662306a36Sopenharmony_ci#define ADC_MUTE 0x000000c0 //Value to mute ADC 6762306a36Sopenharmony_ci#define ADC_OSR 0x00000008 //Mask for ADC oversample rate select 6862306a36Sopenharmony_ci#define ADC_TIMEOUT_DISABLE 0x00000008 //Value and mask to disable Timeout clock 6962306a36Sopenharmony_ci#define ADC_HPF_DISABLE 0x00000100 //Value and mask to disable High pass filter 7062306a36Sopenharmony_ci#define ADC_TRANWIN_MASK 0x00000070 //Mask for Length of Transient Window 7162306a36Sopenharmony_ci#endif 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci#define ADC_MUX_MASK 0x0000000f //Mask for ADC Mux 7462306a36Sopenharmony_ci#define ADC_MUX_0 0x00000001 //Value to select Unknown at ADC Mux (Not used) 7562306a36Sopenharmony_ci#define ADC_MUX_1 0x00000002 //Value to select Unknown at ADC Mux (Not used) 7662306a36Sopenharmony_ci#define ADC_MUX_2 0x00000004 //Value to select Mic at ADC Mux 7762306a36Sopenharmony_ci#define ADC_MUX_3 0x00000008 //Value to select Line-In at ADC Mux 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci#define P17V_START_AUDIO 0x40 /* Start Audio bit */ 8062306a36Sopenharmony_ci/* 41 - 47: Reserved */ 8162306a36Sopenharmony_ci#define P17V_START_CAPTURE 0x48 /* Start Capture bit */ 8262306a36Sopenharmony_ci#define P17V_CAPTURE_FIFO_BASE 0x49 /* Record FIFO base address */ 8362306a36Sopenharmony_ci#define P17V_CAPTURE_FIFO_SIZE 0x4a /* Record FIFO buffer size */ 8462306a36Sopenharmony_ci#define P17V_CAPTURE_FIFO_INDEX 0x4b /* Record FIFO capture index */ 8562306a36Sopenharmony_ci#define P17V_CAPTURE_VOL_H 0x4c /* P17v capture volume control */ 8662306a36Sopenharmony_ci#define P17V_CAPTURE_VOL_L 0x4d /* P17v capture volume control */ 8762306a36Sopenharmony_ci/* 4e - 4f: Not used */ 8862306a36Sopenharmony_ci/* 50 - 5f: Not used */ 8962306a36Sopenharmony_ci#define P17V_SRCSel 0x60 /* SRC48 and SRCMulti sample rate select 9062306a36Sopenharmony_ci * and output select 9162306a36Sopenharmony_ci */ 9262306a36Sopenharmony_ci#define P17V_MIXER_AC97_10K1_VOL_L 0x61 /* 10K to Mixer_AC97 input volume control */ 9362306a36Sopenharmony_ci#define P17V_MIXER_AC97_10K1_VOL_H 0x62 /* 10K to Mixer_AC97 input volume control */ 9462306a36Sopenharmony_ci#define P17V_MIXER_AC97_P17V_VOL_L 0x63 /* P17V to Mixer_AC97 input volume control */ 9562306a36Sopenharmony_ci#define P17V_MIXER_AC97_P17V_VOL_H 0x64 /* P17V to Mixer_AC97 input volume control */ 9662306a36Sopenharmony_ci#define P17V_MIXER_AC97_SRP_REC_VOL_L 0x65 /* SRP Record to Mixer_AC97 input volume control */ 9762306a36Sopenharmony_ci#define P17V_MIXER_AC97_SRP_REC_VOL_H 0x66 /* SRP Record to Mixer_AC97 input volume control */ 9862306a36Sopenharmony_ci/* 67 - 68: Reserved */ 9962306a36Sopenharmony_ci#define P17V_MIXER_Spdif_10K1_VOL_L 0x69 /* 10K to Mixer_Spdif input volume control */ 10062306a36Sopenharmony_ci#define P17V_MIXER_Spdif_10K1_VOL_H 0x6A /* 10K to Mixer_Spdif input volume control */ 10162306a36Sopenharmony_ci#define P17V_MIXER_Spdif_P17V_VOL_L 0x6B /* P17V to Mixer_Spdif input volume control */ 10262306a36Sopenharmony_ci#define P17V_MIXER_Spdif_P17V_VOL_H 0x6C /* P17V to Mixer_Spdif input volume control */ 10362306a36Sopenharmony_ci#define P17V_MIXER_Spdif_SRP_REC_VOL_L 0x6D /* SRP Record to Mixer_Spdif input volume control */ 10462306a36Sopenharmony_ci#define P17V_MIXER_Spdif_SRP_REC_VOL_H 0x6E /* SRP Record to Mixer_Spdif input volume control */ 10562306a36Sopenharmony_ci/* 6f - 70: Reserved */ 10662306a36Sopenharmony_ci#define P17V_MIXER_I2S_10K1_VOL_L 0x71 /* 10K to Mixer_I2S input volume control */ 10762306a36Sopenharmony_ci#define P17V_MIXER_I2S_10K1_VOL_H 0x72 /* 10K to Mixer_I2S input volume control */ 10862306a36Sopenharmony_ci#define P17V_MIXER_I2S_P17V_VOL_L 0x73 /* P17V to Mixer_I2S input volume control */ 10962306a36Sopenharmony_ci#define P17V_MIXER_I2S_P17V_VOL_H 0x74 /* P17V to Mixer_I2S input volume control */ 11062306a36Sopenharmony_ci#define P17V_MIXER_I2S_SRP_REC_VOL_L 0x75 /* SRP Record to Mixer_I2S input volume control */ 11162306a36Sopenharmony_ci#define P17V_MIXER_I2S_SRP_REC_VOL_H 0x76 /* SRP Record to Mixer_I2S input volume control */ 11262306a36Sopenharmony_ci/* 77 - 78: Reserved */ 11362306a36Sopenharmony_ci#define P17V_MIXER_AC97_ENABLE 0x79 /* Mixer AC97 input audio enable */ 11462306a36Sopenharmony_ci#define P17V_MIXER_SPDIF_ENABLE 0x7A /* Mixer SPDIF input audio enable */ 11562306a36Sopenharmony_ci#define P17V_MIXER_I2S_ENABLE 0x7B /* Mixer I2S input audio enable */ 11662306a36Sopenharmony_ci#define P17V_AUDIO_OUT_ENABLE 0x7C /* Audio out enable */ 11762306a36Sopenharmony_ci#define P17V_MIXER_ATT 0x7D /* SRP Mixer Attenuation Select */ 11862306a36Sopenharmony_ci#define P17V_SRP_RECORD_SRR 0x7E /* SRP Record channel source Select */ 11962306a36Sopenharmony_ci#define P17V_SOFT_RESET_SRP_MIXER 0x7F /* SRP and mixer soft reset */ 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci#define P17V_AC97_OUT_MASTER_VOL_L 0x80 /* AC97 Output master volume control */ 12262306a36Sopenharmony_ci#define P17V_AC97_OUT_MASTER_VOL_H 0x81 /* AC97 Output master volume control */ 12362306a36Sopenharmony_ci#define P17V_SPDIF_OUT_MASTER_VOL_L 0x82 /* SPDIF Output master volume control */ 12462306a36Sopenharmony_ci#define P17V_SPDIF_OUT_MASTER_VOL_H 0x83 /* SPDIF Output master volume control */ 12562306a36Sopenharmony_ci#define P17V_I2S_OUT_MASTER_VOL_L 0x84 /* I2S Output master volume control */ 12662306a36Sopenharmony_ci#define P17V_I2S_OUT_MASTER_VOL_H 0x85 /* I2S Output master volume control */ 12762306a36Sopenharmony_ci/* 86 - 87: Not used */ 12862306a36Sopenharmony_ci#define P17V_I2S_CHANNEL_SWAP_PHASE_INVERSE 0x88 /* I2S out mono channel swap 12962306a36Sopenharmony_ci * and phase inverse */ 13062306a36Sopenharmony_ci#define P17V_SPDIF_CHANNEL_SWAP_PHASE_INVERSE 0x89 /* SPDIF out mono channel swap 13162306a36Sopenharmony_ci * and phase inverse */ 13262306a36Sopenharmony_ci/* 8A: Not used */ 13362306a36Sopenharmony_ci#define P17V_SRP_P17V_ESR 0x8B /* SRP_P17V estimated sample rate and rate lock */ 13462306a36Sopenharmony_ci#define P17V_SRP_REC_ESR 0x8C /* SRP_REC estimated sample rate and rate lock */ 13562306a36Sopenharmony_ci#define P17V_SRP_BYPASS 0x8D /* srps channel bypass and srps bypass */ 13662306a36Sopenharmony_ci/* 8E - 92: Not used */ 13762306a36Sopenharmony_ci#define P17V_I2S_SRC_SEL 0x93 /* I2SIN mode sel */ 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci 144