162306a36Sopenharmony_ci/****************************************************************************
262306a36Sopenharmony_ci
362306a36Sopenharmony_ci   Copyright Echo Digital Audio Corporation (c) 1998 - 2004
462306a36Sopenharmony_ci   All rights reserved
562306a36Sopenharmony_ci   www.echoaudio.com
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci   This file is part of Echo Digital Audio's generic driver library.
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci   Echo Digital Audio's generic driver library is free software;
1062306a36Sopenharmony_ci   you can redistribute it and/or modify it under the terms of
1162306a36Sopenharmony_ci   the GNU General Public License as published by the Free Software
1262306a36Sopenharmony_ci   Foundation.
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci   This program is distributed in the hope that it will be useful,
1562306a36Sopenharmony_ci   but WITHOUT ANY WARRANTY; without even the implied warranty of
1662306a36Sopenharmony_ci   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1762306a36Sopenharmony_ci   GNU General Public License for more details.
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci   You should have received a copy of the GNU General Public License
2062306a36Sopenharmony_ci   along with this program; if not, write to the Free Software
2162306a36Sopenharmony_ci   Foundation, Inc., 59 Temple Place - Suite 330, Boston,
2262306a36Sopenharmony_ci   MA  02111-1307, USA.
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci   *************************************************************************
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci Translation from C++ and adaptation for use in ALSA-Driver
2762306a36Sopenharmony_ci were made by Giuliano Pochini <pochini@shiny.it>
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci****************************************************************************/
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic int write_control_reg(struct echoaudio *chip, u32 value, char force);
3362306a36Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock);
3462306a36Sopenharmony_cistatic int set_professional_spdif(struct echoaudio *chip, char prof);
3562306a36Sopenharmony_cistatic int set_digital_mode(struct echoaudio *chip, u8 mode);
3662306a36Sopenharmony_cistatic int load_asic_generic(struct echoaudio *chip, u32 cmd, short asic);
3762306a36Sopenharmony_cistatic int check_asic_status(struct echoaudio *chip);
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_cistatic int init_hw(struct echoaudio *chip, u16 device_id, u16 subdevice_id)
4162306a36Sopenharmony_ci{
4262306a36Sopenharmony_ci	int err;
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	if (snd_BUG_ON((subdevice_id & 0xfff0) != MONA))
4562306a36Sopenharmony_ci		return -ENODEV;
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci	err = init_dsp_comm_page(chip);
4862306a36Sopenharmony_ci	if (err) {
4962306a36Sopenharmony_ci		dev_err(chip->card->dev,
5062306a36Sopenharmony_ci			"init_hw - could not initialize DSP comm page\n");
5162306a36Sopenharmony_ci		return err;
5262306a36Sopenharmony_ci	}
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	chip->device_id = device_id;
5562306a36Sopenharmony_ci	chip->subdevice_id = subdevice_id;
5662306a36Sopenharmony_ci	chip->bad_board = true;
5762306a36Sopenharmony_ci	chip->input_clock_types =
5862306a36Sopenharmony_ci		ECHO_CLOCK_BIT_INTERNAL | ECHO_CLOCK_BIT_SPDIF |
5962306a36Sopenharmony_ci		ECHO_CLOCK_BIT_WORD | ECHO_CLOCK_BIT_ADAT;
6062306a36Sopenharmony_ci	chip->digital_modes =
6162306a36Sopenharmony_ci		ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_RCA |
6262306a36Sopenharmony_ci		ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_OPTICAL |
6362306a36Sopenharmony_ci		ECHOCAPS_HAS_DIGITAL_MODE_ADAT;
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	/* Mona comes in both '301 and '361 flavors */
6662306a36Sopenharmony_ci	if (chip->device_id == DEVICE_ID_56361)
6762306a36Sopenharmony_ci		chip->dsp_code_to_load = FW_MONA_361_DSP;
6862306a36Sopenharmony_ci	else
6962306a36Sopenharmony_ci		chip->dsp_code_to_load = FW_MONA_301_DSP;
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci	err = load_firmware(chip);
7262306a36Sopenharmony_ci	if (err < 0)
7362306a36Sopenharmony_ci		return err;
7462306a36Sopenharmony_ci	chip->bad_board = false;
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	return err;
7762306a36Sopenharmony_ci}
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic int set_mixer_defaults(struct echoaudio *chip)
8262306a36Sopenharmony_ci{
8362306a36Sopenharmony_ci	chip->digital_mode = DIGITAL_MODE_SPDIF_RCA;
8462306a36Sopenharmony_ci	chip->professional_spdif = false;
8562306a36Sopenharmony_ci	chip->digital_in_automute = true;
8662306a36Sopenharmony_ci	return init_line_levels(chip);
8762306a36Sopenharmony_ci}
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_cistatic u32 detect_input_clocks(const struct echoaudio *chip)
9262306a36Sopenharmony_ci{
9362306a36Sopenharmony_ci	u32 clocks_from_dsp, clock_bits;
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	/* Map the DSP clock detect bits to the generic driver clock
9662306a36Sopenharmony_ci	   detect bits */
9762306a36Sopenharmony_ci	clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks);
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	clock_bits = ECHO_CLOCK_BIT_INTERNAL;
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF)
10262306a36Sopenharmony_ci		clock_bits |= ECHO_CLOCK_BIT_SPDIF;
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_ADAT)
10562306a36Sopenharmony_ci		clock_bits |= ECHO_CLOCK_BIT_ADAT;
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_WORD)
10862306a36Sopenharmony_ci		clock_bits |= ECHO_CLOCK_BIT_WORD;
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci	return clock_bits;
11162306a36Sopenharmony_ci}
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci/* Mona has an ASIC on the PCI card and another ASIC in the external box;
11662306a36Sopenharmony_ciboth need to be loaded. */
11762306a36Sopenharmony_cistatic int load_asic(struct echoaudio *chip)
11862306a36Sopenharmony_ci{
11962306a36Sopenharmony_ci	u32 control_reg;
12062306a36Sopenharmony_ci	int err;
12162306a36Sopenharmony_ci	short asic;
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	if (chip->asic_loaded)
12462306a36Sopenharmony_ci		return 0;
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	mdelay(10);
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	if (chip->device_id == DEVICE_ID_56361)
12962306a36Sopenharmony_ci		asic = FW_MONA_361_1_ASIC48;
13062306a36Sopenharmony_ci	else
13162306a36Sopenharmony_ci		asic = FW_MONA_301_1_ASIC48;
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	err = load_asic_generic(chip, DSP_FNC_LOAD_MONA_PCI_CARD_ASIC, asic);
13462306a36Sopenharmony_ci	if (err < 0)
13562306a36Sopenharmony_ci		return err;
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	chip->asic_code = asic;
13862306a36Sopenharmony_ci	mdelay(10);
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	/* Do the external one */
14162306a36Sopenharmony_ci	err = load_asic_generic(chip, DSP_FNC_LOAD_MONA_EXTERNAL_ASIC,
14262306a36Sopenharmony_ci				FW_MONA_2_ASIC);
14362306a36Sopenharmony_ci	if (err < 0)
14462306a36Sopenharmony_ci		return err;
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	mdelay(10);
14762306a36Sopenharmony_ci	err = check_asic_status(chip);
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	/* Set up the control register if the load succeeded -
15062306a36Sopenharmony_ci	   48 kHz, internal clock, S/PDIF RCA mode */
15162306a36Sopenharmony_ci	if (!err) {
15262306a36Sopenharmony_ci		control_reg = GML_CONVERTER_ENABLE | GML_48KHZ;
15362306a36Sopenharmony_ci		err = write_control_reg(chip, control_reg, true);
15462306a36Sopenharmony_ci	}
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	return err;
15762306a36Sopenharmony_ci}
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci/* Depending on what digital mode you want, Mona needs different ASICs
16262306a36Sopenharmony_ciloaded.  This function checks the ASIC needed for the new mode and sees
16362306a36Sopenharmony_ciif it matches the one already loaded. */
16462306a36Sopenharmony_cistatic int switch_asic(struct echoaudio *chip, char double_speed)
16562306a36Sopenharmony_ci{
16662306a36Sopenharmony_ci	int err;
16762306a36Sopenharmony_ci	short asic;
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	/* Check the clock detect bits to see if this is
17062306a36Sopenharmony_ci	a single-speed clock or a double-speed clock; load
17162306a36Sopenharmony_ci	a new ASIC if necessary. */
17262306a36Sopenharmony_ci	if (chip->device_id == DEVICE_ID_56361) {
17362306a36Sopenharmony_ci		if (double_speed)
17462306a36Sopenharmony_ci			asic = FW_MONA_361_1_ASIC96;
17562306a36Sopenharmony_ci		else
17662306a36Sopenharmony_ci			asic = FW_MONA_361_1_ASIC48;
17762306a36Sopenharmony_ci	} else {
17862306a36Sopenharmony_ci		if (double_speed)
17962306a36Sopenharmony_ci			asic = FW_MONA_301_1_ASIC96;
18062306a36Sopenharmony_ci		else
18162306a36Sopenharmony_ci			asic = FW_MONA_301_1_ASIC48;
18262306a36Sopenharmony_ci	}
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	if (asic != chip->asic_code) {
18562306a36Sopenharmony_ci		/* Load the desired ASIC */
18662306a36Sopenharmony_ci		err = load_asic_generic(chip, DSP_FNC_LOAD_MONA_PCI_CARD_ASIC,
18762306a36Sopenharmony_ci					asic);
18862306a36Sopenharmony_ci		if (err < 0)
18962306a36Sopenharmony_ci			return err;
19062306a36Sopenharmony_ci		chip->asic_code = asic;
19162306a36Sopenharmony_ci	}
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	return 0;
19462306a36Sopenharmony_ci}
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic int set_sample_rate(struct echoaudio *chip, u32 rate)
19962306a36Sopenharmony_ci{
20062306a36Sopenharmony_ci	u32 control_reg, clock;
20162306a36Sopenharmony_ci	short asic;
20262306a36Sopenharmony_ci	char force_write;
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci	/* Only set the clock for internal mode. */
20562306a36Sopenharmony_ci	if (chip->input_clock != ECHO_CLOCK_INTERNAL) {
20662306a36Sopenharmony_ci		dev_dbg(chip->card->dev,
20762306a36Sopenharmony_ci			"Cannot set sample rate - clock not set to CLK_CLOCKININTERNAL\n");
20862306a36Sopenharmony_ci		/* Save the rate anyhow */
20962306a36Sopenharmony_ci		chip->comm_page->sample_rate = cpu_to_le32(rate);
21062306a36Sopenharmony_ci		chip->sample_rate = rate;
21162306a36Sopenharmony_ci		return 0;
21262306a36Sopenharmony_ci	}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	/* Now, check to see if the required ASIC is loaded */
21562306a36Sopenharmony_ci	if (rate >= 88200) {
21662306a36Sopenharmony_ci		if (chip->digital_mode == DIGITAL_MODE_ADAT)
21762306a36Sopenharmony_ci			return -EINVAL;
21862306a36Sopenharmony_ci		if (chip->device_id == DEVICE_ID_56361)
21962306a36Sopenharmony_ci			asic = FW_MONA_361_1_ASIC96;
22062306a36Sopenharmony_ci		else
22162306a36Sopenharmony_ci			asic = FW_MONA_301_1_ASIC96;
22262306a36Sopenharmony_ci	} else {
22362306a36Sopenharmony_ci		if (chip->device_id == DEVICE_ID_56361)
22462306a36Sopenharmony_ci			asic = FW_MONA_361_1_ASIC48;
22562306a36Sopenharmony_ci		else
22662306a36Sopenharmony_ci			asic = FW_MONA_301_1_ASIC48;
22762306a36Sopenharmony_ci	}
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	force_write = 0;
23062306a36Sopenharmony_ci	if (asic != chip->asic_code) {
23162306a36Sopenharmony_ci		int err;
23262306a36Sopenharmony_ci		/* Load the desired ASIC (load_asic_generic() can sleep) */
23362306a36Sopenharmony_ci		spin_unlock_irq(&chip->lock);
23462306a36Sopenharmony_ci		err = load_asic_generic(chip, DSP_FNC_LOAD_MONA_PCI_CARD_ASIC,
23562306a36Sopenharmony_ci					asic);
23662306a36Sopenharmony_ci		spin_lock_irq(&chip->lock);
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci		if (err < 0)
23962306a36Sopenharmony_ci			return err;
24062306a36Sopenharmony_ci		chip->asic_code = asic;
24162306a36Sopenharmony_ci		force_write = 1;
24262306a36Sopenharmony_ci	}
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci	/* Compute the new control register value */
24562306a36Sopenharmony_ci	clock = 0;
24662306a36Sopenharmony_ci	control_reg = le32_to_cpu(chip->comm_page->control_register);
24762306a36Sopenharmony_ci	control_reg &= GML_CLOCK_CLEAR_MASK;
24862306a36Sopenharmony_ci	control_reg &= GML_SPDIF_RATE_CLEAR_MASK;
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	switch (rate) {
25162306a36Sopenharmony_ci	case 96000:
25262306a36Sopenharmony_ci		clock = GML_96KHZ;
25362306a36Sopenharmony_ci		break;
25462306a36Sopenharmony_ci	case 88200:
25562306a36Sopenharmony_ci		clock = GML_88KHZ;
25662306a36Sopenharmony_ci		break;
25762306a36Sopenharmony_ci	case 48000:
25862306a36Sopenharmony_ci		clock = GML_48KHZ | GML_SPDIF_SAMPLE_RATE1;
25962306a36Sopenharmony_ci		break;
26062306a36Sopenharmony_ci	case 44100:
26162306a36Sopenharmony_ci		clock = GML_44KHZ;
26262306a36Sopenharmony_ci		/* Professional mode */
26362306a36Sopenharmony_ci		if (control_reg & GML_SPDIF_PRO_MODE)
26462306a36Sopenharmony_ci			clock |= GML_SPDIF_SAMPLE_RATE0;
26562306a36Sopenharmony_ci		break;
26662306a36Sopenharmony_ci	case 32000:
26762306a36Sopenharmony_ci		clock = GML_32KHZ | GML_SPDIF_SAMPLE_RATE0 |
26862306a36Sopenharmony_ci			GML_SPDIF_SAMPLE_RATE1;
26962306a36Sopenharmony_ci		break;
27062306a36Sopenharmony_ci	case 22050:
27162306a36Sopenharmony_ci		clock = GML_22KHZ;
27262306a36Sopenharmony_ci		break;
27362306a36Sopenharmony_ci	case 16000:
27462306a36Sopenharmony_ci		clock = GML_16KHZ;
27562306a36Sopenharmony_ci		break;
27662306a36Sopenharmony_ci	case 11025:
27762306a36Sopenharmony_ci		clock = GML_11KHZ;
27862306a36Sopenharmony_ci		break;
27962306a36Sopenharmony_ci	case 8000:
28062306a36Sopenharmony_ci		clock = GML_8KHZ;
28162306a36Sopenharmony_ci		break;
28262306a36Sopenharmony_ci	default:
28362306a36Sopenharmony_ci		dev_err(chip->card->dev,
28462306a36Sopenharmony_ci			"set_sample_rate: %d invalid!\n", rate);
28562306a36Sopenharmony_ci		return -EINVAL;
28662306a36Sopenharmony_ci	}
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	control_reg |= clock;
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_ci	chip->comm_page->sample_rate = cpu_to_le32(rate);	/* ignored by the DSP */
29162306a36Sopenharmony_ci	chip->sample_rate = rate;
29262306a36Sopenharmony_ci	dev_dbg(chip->card->dev,
29362306a36Sopenharmony_ci		"set_sample_rate: %d clock %d\n", rate, clock);
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	return write_control_reg(chip, control_reg, force_write);
29662306a36Sopenharmony_ci}
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock)
30162306a36Sopenharmony_ci{
30262306a36Sopenharmony_ci	u32 control_reg, clocks_from_dsp;
30362306a36Sopenharmony_ci	int err;
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	/* Mask off the clock select bits */
30662306a36Sopenharmony_ci	control_reg = le32_to_cpu(chip->comm_page->control_register) &
30762306a36Sopenharmony_ci		GML_CLOCK_CLEAR_MASK;
30862306a36Sopenharmony_ci	clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks);
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci	switch (clock) {
31162306a36Sopenharmony_ci	case ECHO_CLOCK_INTERNAL:
31262306a36Sopenharmony_ci		chip->input_clock = ECHO_CLOCK_INTERNAL;
31362306a36Sopenharmony_ci		return set_sample_rate(chip, chip->sample_rate);
31462306a36Sopenharmony_ci	case ECHO_CLOCK_SPDIF:
31562306a36Sopenharmony_ci		if (chip->digital_mode == DIGITAL_MODE_ADAT)
31662306a36Sopenharmony_ci			return -EAGAIN;
31762306a36Sopenharmony_ci		spin_unlock_irq(&chip->lock);
31862306a36Sopenharmony_ci		err = switch_asic(chip, clocks_from_dsp &
31962306a36Sopenharmony_ci				  GML_CLOCK_DETECT_BIT_SPDIF96);
32062306a36Sopenharmony_ci		spin_lock_irq(&chip->lock);
32162306a36Sopenharmony_ci		if (err < 0)
32262306a36Sopenharmony_ci			return err;
32362306a36Sopenharmony_ci		control_reg |= GML_SPDIF_CLOCK;
32462306a36Sopenharmony_ci		if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF96)
32562306a36Sopenharmony_ci			control_reg |= GML_DOUBLE_SPEED_MODE;
32662306a36Sopenharmony_ci		else
32762306a36Sopenharmony_ci			control_reg &= ~GML_DOUBLE_SPEED_MODE;
32862306a36Sopenharmony_ci		break;
32962306a36Sopenharmony_ci	case ECHO_CLOCK_WORD:
33062306a36Sopenharmony_ci		spin_unlock_irq(&chip->lock);
33162306a36Sopenharmony_ci		err = switch_asic(chip, clocks_from_dsp &
33262306a36Sopenharmony_ci				  GML_CLOCK_DETECT_BIT_WORD96);
33362306a36Sopenharmony_ci		spin_lock_irq(&chip->lock);
33462306a36Sopenharmony_ci		if (err < 0)
33562306a36Sopenharmony_ci			return err;
33662306a36Sopenharmony_ci		control_reg |= GML_WORD_CLOCK;
33762306a36Sopenharmony_ci		if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_WORD96)
33862306a36Sopenharmony_ci			control_reg |= GML_DOUBLE_SPEED_MODE;
33962306a36Sopenharmony_ci		else
34062306a36Sopenharmony_ci			control_reg &= ~GML_DOUBLE_SPEED_MODE;
34162306a36Sopenharmony_ci		break;
34262306a36Sopenharmony_ci	case ECHO_CLOCK_ADAT:
34362306a36Sopenharmony_ci		dev_dbg(chip->card->dev, "Set Mona clock to ADAT\n");
34462306a36Sopenharmony_ci		if (chip->digital_mode != DIGITAL_MODE_ADAT)
34562306a36Sopenharmony_ci			return -EAGAIN;
34662306a36Sopenharmony_ci		control_reg |= GML_ADAT_CLOCK;
34762306a36Sopenharmony_ci		control_reg &= ~GML_DOUBLE_SPEED_MODE;
34862306a36Sopenharmony_ci		break;
34962306a36Sopenharmony_ci	default:
35062306a36Sopenharmony_ci		dev_err(chip->card->dev,
35162306a36Sopenharmony_ci			"Input clock 0x%x not supported for Mona\n", clock);
35262306a36Sopenharmony_ci		return -EINVAL;
35362306a36Sopenharmony_ci	}
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_ci	chip->input_clock = clock;
35662306a36Sopenharmony_ci	return write_control_reg(chip, control_reg, true);
35762306a36Sopenharmony_ci}
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_cistatic int dsp_set_digital_mode(struct echoaudio *chip, u8 mode)
36262306a36Sopenharmony_ci{
36362306a36Sopenharmony_ci	u32 control_reg;
36462306a36Sopenharmony_ci	int err, incompatible_clock;
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	/* Set clock to "internal" if it's not compatible with the new mode */
36762306a36Sopenharmony_ci	incompatible_clock = false;
36862306a36Sopenharmony_ci	switch (mode) {
36962306a36Sopenharmony_ci	case DIGITAL_MODE_SPDIF_OPTICAL:
37062306a36Sopenharmony_ci	case DIGITAL_MODE_SPDIF_RCA:
37162306a36Sopenharmony_ci		if (chip->input_clock == ECHO_CLOCK_ADAT)
37262306a36Sopenharmony_ci			incompatible_clock = true;
37362306a36Sopenharmony_ci		break;
37462306a36Sopenharmony_ci	case DIGITAL_MODE_ADAT:
37562306a36Sopenharmony_ci		if (chip->input_clock == ECHO_CLOCK_SPDIF)
37662306a36Sopenharmony_ci			incompatible_clock = true;
37762306a36Sopenharmony_ci		break;
37862306a36Sopenharmony_ci	default:
37962306a36Sopenharmony_ci		dev_err(chip->card->dev,
38062306a36Sopenharmony_ci			"Digital mode not supported: %d\n", mode);
38162306a36Sopenharmony_ci		return -EINVAL;
38262306a36Sopenharmony_ci	}
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci	spin_lock_irq(&chip->lock);
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	if (incompatible_clock) {	/* Switch to 48KHz, internal */
38762306a36Sopenharmony_ci		chip->sample_rate = 48000;
38862306a36Sopenharmony_ci		set_input_clock(chip, ECHO_CLOCK_INTERNAL);
38962306a36Sopenharmony_ci	}
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	/* Clear the current digital mode */
39262306a36Sopenharmony_ci	control_reg = le32_to_cpu(chip->comm_page->control_register);
39362306a36Sopenharmony_ci	control_reg &= GML_DIGITAL_MODE_CLEAR_MASK;
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	/* Tweak the control reg */
39662306a36Sopenharmony_ci	switch (mode) {
39762306a36Sopenharmony_ci	case DIGITAL_MODE_SPDIF_OPTICAL:
39862306a36Sopenharmony_ci		control_reg |= GML_SPDIF_OPTICAL_MODE;
39962306a36Sopenharmony_ci		break;
40062306a36Sopenharmony_ci	case DIGITAL_MODE_SPDIF_RCA:
40162306a36Sopenharmony_ci		/* GML_SPDIF_OPTICAL_MODE bit cleared */
40262306a36Sopenharmony_ci		break;
40362306a36Sopenharmony_ci	case DIGITAL_MODE_ADAT:
40462306a36Sopenharmony_ci		/* If the current ASIC is the 96KHz ASIC, switch the ASIC
40562306a36Sopenharmony_ci		   and set to 48 KHz */
40662306a36Sopenharmony_ci		if (chip->asic_code == FW_MONA_361_1_ASIC96 ||
40762306a36Sopenharmony_ci		    chip->asic_code == FW_MONA_301_1_ASIC96) {
40862306a36Sopenharmony_ci			set_sample_rate(chip, 48000);
40962306a36Sopenharmony_ci		}
41062306a36Sopenharmony_ci		control_reg |= GML_ADAT_MODE;
41162306a36Sopenharmony_ci		control_reg &= ~GML_DOUBLE_SPEED_MODE;
41262306a36Sopenharmony_ci		break;
41362306a36Sopenharmony_ci	}
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	err = write_control_reg(chip, control_reg, false);
41662306a36Sopenharmony_ci	spin_unlock_irq(&chip->lock);
41762306a36Sopenharmony_ci	if (err < 0)
41862306a36Sopenharmony_ci		return err;
41962306a36Sopenharmony_ci	chip->digital_mode = mode;
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci	dev_dbg(chip->card->dev, "set_digital_mode to %d\n", mode);
42262306a36Sopenharmony_ci	return incompatible_clock;
42362306a36Sopenharmony_ci}
424