162306a36Sopenharmony_ci/****************************************************************************
262306a36Sopenharmony_ci
362306a36Sopenharmony_ci   Copyright Echo Digital Audio Corporation (c) 1998 - 2004
462306a36Sopenharmony_ci   All rights reserved
562306a36Sopenharmony_ci   www.echoaudio.com
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci   This file is part of Echo Digital Audio's generic driver library.
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci   Echo Digital Audio's generic driver library is free software;
1062306a36Sopenharmony_ci   you can redistribute it and/or modify it under the terms of
1162306a36Sopenharmony_ci   the GNU General Public License as published by the Free Software Foundation.
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci   This program is distributed in the hope that it will be useful,
1462306a36Sopenharmony_ci   but WITHOUT ANY WARRANTY; without even the implied warranty of
1562306a36Sopenharmony_ci   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1662306a36Sopenharmony_ci   GNU General Public License for more details.
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci   You should have received a copy of the GNU General Public License
1962306a36Sopenharmony_ci   along with this program; if not, write to the Free Software
2062306a36Sopenharmony_ci   Foundation, Inc., 59 Temple Place - Suite 330, Boston,
2162306a36Sopenharmony_ci   MA  02111-1307, USA.
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci   *************************************************************************
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci Translation from C++ and adaptation for use in ALSA-Driver
2662306a36Sopenharmony_ci were made by Giuliano Pochini <pochini@shiny.it>
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci****************************************************************************/
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_cistatic int write_control_reg(struct echoaudio *chip, u32 value, char force);
3262306a36Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock);
3362306a36Sopenharmony_cistatic int set_professional_spdif(struct echoaudio *chip, char prof);
3462306a36Sopenharmony_cistatic int set_digital_mode(struct echoaudio *chip, u8 mode);
3562306a36Sopenharmony_cistatic int load_asic_generic(struct echoaudio *chip, u32 cmd, short asic);
3662306a36Sopenharmony_cistatic int check_asic_status(struct echoaudio *chip);
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cistatic int init_hw(struct echoaudio *chip, u16 device_id, u16 subdevice_id)
4062306a36Sopenharmony_ci{
4162306a36Sopenharmony_ci	int err;
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci	if (snd_BUG_ON((subdevice_id & 0xfff0) != LAYLA24))
4462306a36Sopenharmony_ci		return -ENODEV;
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci	err = init_dsp_comm_page(chip);
4762306a36Sopenharmony_ci	if (err) {
4862306a36Sopenharmony_ci		dev_err(chip->card->dev,
4962306a36Sopenharmony_ci			"init_hw - could not initialize DSP comm page\n");
5062306a36Sopenharmony_ci		return err;
5162306a36Sopenharmony_ci	}
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci	chip->device_id = device_id;
5462306a36Sopenharmony_ci	chip->subdevice_id = subdevice_id;
5562306a36Sopenharmony_ci	chip->bad_board = true;
5662306a36Sopenharmony_ci	chip->has_midi = true;
5762306a36Sopenharmony_ci	chip->dsp_code_to_load = FW_LAYLA24_DSP;
5862306a36Sopenharmony_ci	chip->input_clock_types =
5962306a36Sopenharmony_ci		ECHO_CLOCK_BIT_INTERNAL | ECHO_CLOCK_BIT_SPDIF |
6062306a36Sopenharmony_ci		ECHO_CLOCK_BIT_WORD | ECHO_CLOCK_BIT_ADAT;
6162306a36Sopenharmony_ci	chip->digital_modes =
6262306a36Sopenharmony_ci		ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_RCA |
6362306a36Sopenharmony_ci		ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_OPTICAL |
6462306a36Sopenharmony_ci		ECHOCAPS_HAS_DIGITAL_MODE_ADAT;
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	err = load_firmware(chip);
6762306a36Sopenharmony_ci	if (err < 0)
6862306a36Sopenharmony_ci		return err;
6962306a36Sopenharmony_ci	chip->bad_board = false;
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci	err = init_line_levels(chip);
7262306a36Sopenharmony_ci	if (err < 0)
7362306a36Sopenharmony_ci		return err;
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	return err;
7662306a36Sopenharmony_ci}
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistatic int set_mixer_defaults(struct echoaudio *chip)
8162306a36Sopenharmony_ci{
8262306a36Sopenharmony_ci	chip->digital_mode = DIGITAL_MODE_SPDIF_RCA;
8362306a36Sopenharmony_ci	chip->professional_spdif = false;
8462306a36Sopenharmony_ci	chip->digital_in_automute = true;
8562306a36Sopenharmony_ci	return init_line_levels(chip);
8662306a36Sopenharmony_ci}
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_cistatic u32 detect_input_clocks(const struct echoaudio *chip)
9162306a36Sopenharmony_ci{
9262306a36Sopenharmony_ci	u32 clocks_from_dsp, clock_bits;
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	/* Map the DSP clock detect bits to the generic driver clock detect bits */
9562306a36Sopenharmony_ci	clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks);
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	clock_bits = ECHO_CLOCK_BIT_INTERNAL;
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF)
10062306a36Sopenharmony_ci		clock_bits |= ECHO_CLOCK_BIT_SPDIF;
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_ADAT)
10362306a36Sopenharmony_ci		clock_bits |= ECHO_CLOCK_BIT_ADAT;
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_WORD)
10662306a36Sopenharmony_ci		clock_bits |= ECHO_CLOCK_BIT_WORD;
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	return clock_bits;
10962306a36Sopenharmony_ci}
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci/* Layla24 has an ASIC on the PCI card and another ASIC in the external box;
11462306a36Sopenharmony_ciboth need to be loaded. */
11562306a36Sopenharmony_cistatic int load_asic(struct echoaudio *chip)
11662306a36Sopenharmony_ci{
11762306a36Sopenharmony_ci	int err;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	if (chip->asic_loaded)
12062306a36Sopenharmony_ci		return 1;
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	/* Give the DSP a few milliseconds to settle down */
12462306a36Sopenharmony_ci	mdelay(10);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	/* Load the ASIC for the PCI card */
12762306a36Sopenharmony_ci	err = load_asic_generic(chip, DSP_FNC_LOAD_LAYLA24_PCI_CARD_ASIC,
12862306a36Sopenharmony_ci				FW_LAYLA24_1_ASIC);
12962306a36Sopenharmony_ci	if (err < 0)
13062306a36Sopenharmony_ci		return err;
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	chip->asic_code = FW_LAYLA24_2S_ASIC;
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	/* Now give the new ASIC a little time to set up */
13562306a36Sopenharmony_ci	mdelay(10);
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	/* Do the external one */
13862306a36Sopenharmony_ci	err = load_asic_generic(chip, DSP_FNC_LOAD_LAYLA24_EXTERNAL_ASIC,
13962306a36Sopenharmony_ci				FW_LAYLA24_2S_ASIC);
14062306a36Sopenharmony_ci	if (err < 0)
14162306a36Sopenharmony_ci		return err;
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci	/* Now give the external ASIC a little time to set up */
14462306a36Sopenharmony_ci	mdelay(10);
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	/* See if it worked */
14762306a36Sopenharmony_ci	err = check_asic_status(chip);
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	/* Set up the control register if the load succeeded -
15062306a36Sopenharmony_ci	   48 kHz, internal clock, S/PDIF RCA mode */
15162306a36Sopenharmony_ci	if (!err)
15262306a36Sopenharmony_ci		err = write_control_reg(chip, GML_CONVERTER_ENABLE | GML_48KHZ,
15362306a36Sopenharmony_ci					true);
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	return err;
15662306a36Sopenharmony_ci}
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_cistatic int set_sample_rate(struct echoaudio *chip, u32 rate)
16162306a36Sopenharmony_ci{
16262306a36Sopenharmony_ci	u32 control_reg, clock, base_rate;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	if (snd_BUG_ON(rate >= 50000 &&
16562306a36Sopenharmony_ci		       chip->digital_mode == DIGITAL_MODE_ADAT))
16662306a36Sopenharmony_ci		return -EINVAL;
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci	/* Only set the clock for internal mode. */
16962306a36Sopenharmony_ci	if (chip->input_clock != ECHO_CLOCK_INTERNAL) {
17062306a36Sopenharmony_ci		dev_warn(chip->card->dev,
17162306a36Sopenharmony_ci			 "Cannot set sample rate - clock not set to CLK_CLOCKININTERNAL\n");
17262306a36Sopenharmony_ci		/* Save the rate anyhow */
17362306a36Sopenharmony_ci		chip->comm_page->sample_rate = cpu_to_le32(rate);
17462306a36Sopenharmony_ci		chip->sample_rate = rate;
17562306a36Sopenharmony_ci		return 0;
17662306a36Sopenharmony_ci	}
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	/* Get the control register & clear the appropriate bits */
17962306a36Sopenharmony_ci	control_reg = le32_to_cpu(chip->comm_page->control_register);
18062306a36Sopenharmony_ci	control_reg &= GML_CLOCK_CLEAR_MASK & GML_SPDIF_RATE_CLEAR_MASK;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	clock = 0;
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	switch (rate) {
18562306a36Sopenharmony_ci	case 96000:
18662306a36Sopenharmony_ci		clock = GML_96KHZ;
18762306a36Sopenharmony_ci		break;
18862306a36Sopenharmony_ci	case 88200:
18962306a36Sopenharmony_ci		clock = GML_88KHZ;
19062306a36Sopenharmony_ci		break;
19162306a36Sopenharmony_ci	case 48000:
19262306a36Sopenharmony_ci		clock = GML_48KHZ | GML_SPDIF_SAMPLE_RATE1;
19362306a36Sopenharmony_ci		break;
19462306a36Sopenharmony_ci	case 44100:
19562306a36Sopenharmony_ci		clock = GML_44KHZ;
19662306a36Sopenharmony_ci		/* Professional mode */
19762306a36Sopenharmony_ci		if (control_reg & GML_SPDIF_PRO_MODE)
19862306a36Sopenharmony_ci			clock |= GML_SPDIF_SAMPLE_RATE0;
19962306a36Sopenharmony_ci		break;
20062306a36Sopenharmony_ci	case 32000:
20162306a36Sopenharmony_ci		clock = GML_32KHZ | GML_SPDIF_SAMPLE_RATE0 |
20262306a36Sopenharmony_ci			GML_SPDIF_SAMPLE_RATE1;
20362306a36Sopenharmony_ci		break;
20462306a36Sopenharmony_ci	case 22050:
20562306a36Sopenharmony_ci		clock = GML_22KHZ;
20662306a36Sopenharmony_ci		break;
20762306a36Sopenharmony_ci	case 16000:
20862306a36Sopenharmony_ci		clock = GML_16KHZ;
20962306a36Sopenharmony_ci		break;
21062306a36Sopenharmony_ci	case 11025:
21162306a36Sopenharmony_ci		clock = GML_11KHZ;
21262306a36Sopenharmony_ci		break;
21362306a36Sopenharmony_ci	case 8000:
21462306a36Sopenharmony_ci		clock = GML_8KHZ;
21562306a36Sopenharmony_ci		break;
21662306a36Sopenharmony_ci	default:
21762306a36Sopenharmony_ci		/* If this is a non-standard rate, then the driver needs to
21862306a36Sopenharmony_ci		use Layla24's special "continuous frequency" mode */
21962306a36Sopenharmony_ci		clock = LAYLA24_CONTINUOUS_CLOCK;
22062306a36Sopenharmony_ci		if (rate > 50000) {
22162306a36Sopenharmony_ci			base_rate = rate >> 1;
22262306a36Sopenharmony_ci			control_reg |= GML_DOUBLE_SPEED_MODE;
22362306a36Sopenharmony_ci		} else {
22462306a36Sopenharmony_ci			base_rate = rate;
22562306a36Sopenharmony_ci		}
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci		if (base_rate < 25000)
22862306a36Sopenharmony_ci			base_rate = 25000;
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci		if (wait_handshake(chip))
23162306a36Sopenharmony_ci			return -EIO;
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci		chip->comm_page->sample_rate =
23462306a36Sopenharmony_ci			cpu_to_le32(LAYLA24_MAGIC_NUMBER / base_rate - 2);
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci		clear_handshake(chip);
23762306a36Sopenharmony_ci		send_vector(chip, DSP_VC_SET_LAYLA24_FREQUENCY_REG);
23862306a36Sopenharmony_ci	}
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci	control_reg |= clock;
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	chip->comm_page->sample_rate = cpu_to_le32(rate);	/* ignored by the DSP ? */
24362306a36Sopenharmony_ci	chip->sample_rate = rate;
24462306a36Sopenharmony_ci	dev_dbg(chip->card->dev,
24562306a36Sopenharmony_ci		"set_sample_rate: %d clock %d\n", rate, control_reg);
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	return write_control_reg(chip, control_reg, false);
24862306a36Sopenharmony_ci}
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock)
25362306a36Sopenharmony_ci{
25462306a36Sopenharmony_ci	u32 control_reg, clocks_from_dsp;
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	/* Mask off the clock select bits */
25762306a36Sopenharmony_ci	control_reg = le32_to_cpu(chip->comm_page->control_register) &
25862306a36Sopenharmony_ci		GML_CLOCK_CLEAR_MASK;
25962306a36Sopenharmony_ci	clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks);
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	/* Pick the new clock */
26262306a36Sopenharmony_ci	switch (clock) {
26362306a36Sopenharmony_ci	case ECHO_CLOCK_INTERNAL:
26462306a36Sopenharmony_ci		chip->input_clock = ECHO_CLOCK_INTERNAL;
26562306a36Sopenharmony_ci		return set_sample_rate(chip, chip->sample_rate);
26662306a36Sopenharmony_ci	case ECHO_CLOCK_SPDIF:
26762306a36Sopenharmony_ci		if (chip->digital_mode == DIGITAL_MODE_ADAT)
26862306a36Sopenharmony_ci			return -EAGAIN;
26962306a36Sopenharmony_ci		control_reg |= GML_SPDIF_CLOCK;
27062306a36Sopenharmony_ci		/* Layla24 doesn't support 96KHz S/PDIF */
27162306a36Sopenharmony_ci		control_reg &= ~GML_DOUBLE_SPEED_MODE;
27262306a36Sopenharmony_ci		break;
27362306a36Sopenharmony_ci	case ECHO_CLOCK_WORD:
27462306a36Sopenharmony_ci		control_reg |= GML_WORD_CLOCK;
27562306a36Sopenharmony_ci		if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_WORD96)
27662306a36Sopenharmony_ci			control_reg |= GML_DOUBLE_SPEED_MODE;
27762306a36Sopenharmony_ci		else
27862306a36Sopenharmony_ci			control_reg &= ~GML_DOUBLE_SPEED_MODE;
27962306a36Sopenharmony_ci		break;
28062306a36Sopenharmony_ci	case ECHO_CLOCK_ADAT:
28162306a36Sopenharmony_ci		if (chip->digital_mode != DIGITAL_MODE_ADAT)
28262306a36Sopenharmony_ci			return -EAGAIN;
28362306a36Sopenharmony_ci		control_reg |= GML_ADAT_CLOCK;
28462306a36Sopenharmony_ci		control_reg &= ~GML_DOUBLE_SPEED_MODE;
28562306a36Sopenharmony_ci		break;
28662306a36Sopenharmony_ci	default:
28762306a36Sopenharmony_ci		dev_err(chip->card->dev,
28862306a36Sopenharmony_ci			"Input clock 0x%x not supported for Layla24\n", clock);
28962306a36Sopenharmony_ci		return -EINVAL;
29062306a36Sopenharmony_ci	}
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	chip->input_clock = clock;
29362306a36Sopenharmony_ci	return write_control_reg(chip, control_reg, true);
29462306a36Sopenharmony_ci}
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci/* Depending on what digital mode you want, Layla24 needs different ASICs
29962306a36Sopenharmony_ciloaded.  This function checks the ASIC needed for the new mode and sees
30062306a36Sopenharmony_ciif it matches the one already loaded. */
30162306a36Sopenharmony_cistatic int switch_asic(struct echoaudio *chip, short asic)
30262306a36Sopenharmony_ci{
30362306a36Sopenharmony_ci	s8 *monitors;
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	/*  Check to see if this is already loaded */
30662306a36Sopenharmony_ci	if (asic != chip->asic_code) {
30762306a36Sopenharmony_ci		monitors = kmemdup(chip->comm_page->monitors,
30862306a36Sopenharmony_ci					MONITOR_ARRAY_SIZE, GFP_KERNEL);
30962306a36Sopenharmony_ci		if (! monitors)
31062306a36Sopenharmony_ci			return -ENOMEM;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci		memset(chip->comm_page->monitors, ECHOGAIN_MUTED,
31362306a36Sopenharmony_ci		       MONITOR_ARRAY_SIZE);
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci		/* Load the desired ASIC */
31662306a36Sopenharmony_ci		if (load_asic_generic(chip, DSP_FNC_LOAD_LAYLA24_EXTERNAL_ASIC,
31762306a36Sopenharmony_ci				      asic) < 0) {
31862306a36Sopenharmony_ci			memcpy(chip->comm_page->monitors, monitors,
31962306a36Sopenharmony_ci			       MONITOR_ARRAY_SIZE);
32062306a36Sopenharmony_ci			kfree(monitors);
32162306a36Sopenharmony_ci			return -EIO;
32262306a36Sopenharmony_ci		}
32362306a36Sopenharmony_ci		chip->asic_code = asic;
32462306a36Sopenharmony_ci		memcpy(chip->comm_page->monitors, monitors, MONITOR_ARRAY_SIZE);
32562306a36Sopenharmony_ci		kfree(monitors);
32662306a36Sopenharmony_ci	}
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci	return 0;
32962306a36Sopenharmony_ci}
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_cistatic int dsp_set_digital_mode(struct echoaudio *chip, u8 mode)
33462306a36Sopenharmony_ci{
33562306a36Sopenharmony_ci	u32 control_reg;
33662306a36Sopenharmony_ci	int err, incompatible_clock;
33762306a36Sopenharmony_ci	short asic;
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci	/* Set clock to "internal" if it's not compatible with the new mode */
34062306a36Sopenharmony_ci	incompatible_clock = false;
34162306a36Sopenharmony_ci	switch (mode) {
34262306a36Sopenharmony_ci	case DIGITAL_MODE_SPDIF_OPTICAL:
34362306a36Sopenharmony_ci	case DIGITAL_MODE_SPDIF_RCA:
34462306a36Sopenharmony_ci		if (chip->input_clock == ECHO_CLOCK_ADAT)
34562306a36Sopenharmony_ci			incompatible_clock = true;
34662306a36Sopenharmony_ci		asic = FW_LAYLA24_2S_ASIC;
34762306a36Sopenharmony_ci		break;
34862306a36Sopenharmony_ci	case DIGITAL_MODE_ADAT:
34962306a36Sopenharmony_ci		if (chip->input_clock == ECHO_CLOCK_SPDIF)
35062306a36Sopenharmony_ci			incompatible_clock = true;
35162306a36Sopenharmony_ci		asic = FW_LAYLA24_2A_ASIC;
35262306a36Sopenharmony_ci		break;
35362306a36Sopenharmony_ci	default:
35462306a36Sopenharmony_ci		dev_err(chip->card->dev,
35562306a36Sopenharmony_ci			"Digital mode not supported: %d\n", mode);
35662306a36Sopenharmony_ci		return -EINVAL;
35762306a36Sopenharmony_ci	}
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci	if (incompatible_clock) {	/* Switch to 48KHz, internal */
36062306a36Sopenharmony_ci		chip->sample_rate = 48000;
36162306a36Sopenharmony_ci		spin_lock_irq(&chip->lock);
36262306a36Sopenharmony_ci		set_input_clock(chip, ECHO_CLOCK_INTERNAL);
36362306a36Sopenharmony_ci		spin_unlock_irq(&chip->lock);
36462306a36Sopenharmony_ci	}
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	/* switch_asic() can sleep */
36762306a36Sopenharmony_ci	if (switch_asic(chip, asic) < 0)
36862306a36Sopenharmony_ci		return -EIO;
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci	spin_lock_irq(&chip->lock);
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	/* Tweak the control register */
37362306a36Sopenharmony_ci	control_reg = le32_to_cpu(chip->comm_page->control_register);
37462306a36Sopenharmony_ci	control_reg &= GML_DIGITAL_MODE_CLEAR_MASK;
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	switch (mode) {
37762306a36Sopenharmony_ci	case DIGITAL_MODE_SPDIF_OPTICAL:
37862306a36Sopenharmony_ci		control_reg |= GML_SPDIF_OPTICAL_MODE;
37962306a36Sopenharmony_ci		break;
38062306a36Sopenharmony_ci	case DIGITAL_MODE_SPDIF_RCA:
38162306a36Sopenharmony_ci		/* GML_SPDIF_OPTICAL_MODE bit cleared */
38262306a36Sopenharmony_ci		break;
38362306a36Sopenharmony_ci	case DIGITAL_MODE_ADAT:
38462306a36Sopenharmony_ci		control_reg |= GML_ADAT_MODE;
38562306a36Sopenharmony_ci		control_reg &= ~GML_DOUBLE_SPEED_MODE;
38662306a36Sopenharmony_ci		break;
38762306a36Sopenharmony_ci	}
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	err = write_control_reg(chip, control_reg, true);
39062306a36Sopenharmony_ci	spin_unlock_irq(&chip->lock);
39162306a36Sopenharmony_ci	if (err < 0)
39262306a36Sopenharmony_ci		return err;
39362306a36Sopenharmony_ci	chip->digital_mode = mode;
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	dev_dbg(chip->card->dev, "set_digital_mode to %d\n", mode);
39662306a36Sopenharmony_ci	return incompatible_clock;
39762306a36Sopenharmony_ci}
398