162306a36Sopenharmony_ci/**************************************************************************** 262306a36Sopenharmony_ci 362306a36Sopenharmony_ci Copyright Echo Digital Audio Corporation (c) 1998 - 2004 462306a36Sopenharmony_ci All rights reserved 562306a36Sopenharmony_ci www.echoaudio.com 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci This file is part of Echo Digital Audio's generic driver library. 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci Echo Digital Audio's generic driver library is free software; 1062306a36Sopenharmony_ci you can redistribute it and/or modify it under the terms of 1162306a36Sopenharmony_ci the GNU General Public License as published by the Free Software 1262306a36Sopenharmony_ci Foundation. 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci This program is distributed in the hope that it will be useful, 1562306a36Sopenharmony_ci but WITHOUT ANY WARRANTY; without even the implied warranty of 1662306a36Sopenharmony_ci MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1762306a36Sopenharmony_ci GNU General Public License for more details. 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci You should have received a copy of the GNU General Public License 2062306a36Sopenharmony_ci along with this program; if not, write to the Free Software 2162306a36Sopenharmony_ci Foundation, Inc., 59 Temple Place - Suite 330, Boston, 2262306a36Sopenharmony_ci MA 02111-1307, USA. 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci ************************************************************************* 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci Translation from C++ and adaptation for use in ALSA-Driver 2762306a36Sopenharmony_ci were made by Giuliano Pochini <pochini@shiny.it> 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci****************************************************************************/ 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_cistatic int write_control_reg(struct echoaudio *chip, u32 value, char force); 3362306a36Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock); 3462306a36Sopenharmony_cistatic int set_professional_spdif(struct echoaudio *chip, char prof); 3562306a36Sopenharmony_cistatic int set_digital_mode(struct echoaudio *chip, u8 mode); 3662306a36Sopenharmony_cistatic int load_asic_generic(struct echoaudio *chip, u32 cmd, short asic); 3762306a36Sopenharmony_cistatic int check_asic_status(struct echoaudio *chip); 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistatic int init_hw(struct echoaudio *chip, u16 device_id, u16 subdevice_id) 4162306a36Sopenharmony_ci{ 4262306a36Sopenharmony_ci int err; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci if (snd_BUG_ON((subdevice_id & 0xfff0) != GINA24)) 4562306a36Sopenharmony_ci return -ENODEV; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci err = init_dsp_comm_page(chip); 4862306a36Sopenharmony_ci if (err) { 4962306a36Sopenharmony_ci dev_err(chip->card->dev, 5062306a36Sopenharmony_ci "init_hw - could not initialize DSP comm page\n"); 5162306a36Sopenharmony_ci return err; 5262306a36Sopenharmony_ci } 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci chip->device_id = device_id; 5562306a36Sopenharmony_ci chip->subdevice_id = subdevice_id; 5662306a36Sopenharmony_ci chip->bad_board = true; 5762306a36Sopenharmony_ci chip->input_clock_types = 5862306a36Sopenharmony_ci ECHO_CLOCK_BIT_INTERNAL | ECHO_CLOCK_BIT_SPDIF | 5962306a36Sopenharmony_ci ECHO_CLOCK_BIT_ESYNC | ECHO_CLOCK_BIT_ESYNC96 | 6062306a36Sopenharmony_ci ECHO_CLOCK_BIT_ADAT; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci /* Gina24 comes in both '301 and '361 flavors */ 6362306a36Sopenharmony_ci if (chip->device_id == DEVICE_ID_56361) { 6462306a36Sopenharmony_ci chip->dsp_code_to_load = FW_GINA24_361_DSP; 6562306a36Sopenharmony_ci chip->digital_modes = 6662306a36Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_RCA | 6762306a36Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_OPTICAL | 6862306a36Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_ADAT; 6962306a36Sopenharmony_ci } else { 7062306a36Sopenharmony_ci chip->dsp_code_to_load = FW_GINA24_301_DSP; 7162306a36Sopenharmony_ci chip->digital_modes = 7262306a36Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_RCA | 7362306a36Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_OPTICAL | 7462306a36Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_ADAT | 7562306a36Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_CDROM; 7662306a36Sopenharmony_ci } 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci err = load_firmware(chip); 7962306a36Sopenharmony_ci if (err < 0) 8062306a36Sopenharmony_ci return err; 8162306a36Sopenharmony_ci chip->bad_board = false; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci return err; 8462306a36Sopenharmony_ci} 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic int set_mixer_defaults(struct echoaudio *chip) 8962306a36Sopenharmony_ci{ 9062306a36Sopenharmony_ci chip->digital_mode = DIGITAL_MODE_SPDIF_RCA; 9162306a36Sopenharmony_ci chip->professional_spdif = false; 9262306a36Sopenharmony_ci chip->digital_in_automute = true; 9362306a36Sopenharmony_ci return init_line_levels(chip); 9462306a36Sopenharmony_ci} 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic u32 detect_input_clocks(const struct echoaudio *chip) 9962306a36Sopenharmony_ci{ 10062306a36Sopenharmony_ci u32 clocks_from_dsp, clock_bits; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci /* Map the DSP clock detect bits to the generic driver clock 10362306a36Sopenharmony_ci detect bits */ 10462306a36Sopenharmony_ci clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks); 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci clock_bits = ECHO_CLOCK_BIT_INTERNAL; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF) 10962306a36Sopenharmony_ci clock_bits |= ECHO_CLOCK_BIT_SPDIF; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_ADAT) 11262306a36Sopenharmony_ci clock_bits |= ECHO_CLOCK_BIT_ADAT; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_ESYNC) 11562306a36Sopenharmony_ci clock_bits |= ECHO_CLOCK_BIT_ESYNC | ECHO_CLOCK_BIT_ESYNC96; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci return clock_bits; 11862306a36Sopenharmony_ci} 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci/* Gina24 has an ASIC on the PCI card which must be loaded for anything 12362306a36Sopenharmony_ciinteresting to happen. */ 12462306a36Sopenharmony_cistatic int load_asic(struct echoaudio *chip) 12562306a36Sopenharmony_ci{ 12662306a36Sopenharmony_ci u32 control_reg; 12762306a36Sopenharmony_ci int err; 12862306a36Sopenharmony_ci short asic; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci if (chip->asic_loaded) 13162306a36Sopenharmony_ci return 1; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci /* Give the DSP a few milliseconds to settle down */ 13462306a36Sopenharmony_ci mdelay(10); 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci /* Pick the correct ASIC for '301 or '361 Gina24 */ 13762306a36Sopenharmony_ci if (chip->device_id == DEVICE_ID_56361) 13862306a36Sopenharmony_ci asic = FW_GINA24_361_ASIC; 13962306a36Sopenharmony_ci else 14062306a36Sopenharmony_ci asic = FW_GINA24_301_ASIC; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci err = load_asic_generic(chip, DSP_FNC_LOAD_GINA24_ASIC, asic); 14362306a36Sopenharmony_ci if (err < 0) 14462306a36Sopenharmony_ci return err; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci chip->asic_code = asic; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci /* Now give the new ASIC a little time to set up */ 14962306a36Sopenharmony_ci mdelay(10); 15062306a36Sopenharmony_ci /* See if it worked */ 15162306a36Sopenharmony_ci err = check_asic_status(chip); 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci /* Set up the control register if the load succeeded - 15462306a36Sopenharmony_ci 48 kHz, internal clock, S/PDIF RCA mode */ 15562306a36Sopenharmony_ci if (!err) { 15662306a36Sopenharmony_ci control_reg = GML_CONVERTER_ENABLE | GML_48KHZ; 15762306a36Sopenharmony_ci err = write_control_reg(chip, control_reg, true); 15862306a36Sopenharmony_ci } 15962306a36Sopenharmony_ci return err; 16062306a36Sopenharmony_ci} 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_cistatic int set_sample_rate(struct echoaudio *chip, u32 rate) 16562306a36Sopenharmony_ci{ 16662306a36Sopenharmony_ci u32 control_reg, clock; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci if (snd_BUG_ON(rate >= 50000 && 16962306a36Sopenharmony_ci chip->digital_mode == DIGITAL_MODE_ADAT)) 17062306a36Sopenharmony_ci return -EINVAL; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci /* Only set the clock for internal mode. */ 17362306a36Sopenharmony_ci if (chip->input_clock != ECHO_CLOCK_INTERNAL) { 17462306a36Sopenharmony_ci dev_warn(chip->card->dev, 17562306a36Sopenharmony_ci "Cannot set sample rate - clock not set to CLK_CLOCKININTERNAL\n"); 17662306a36Sopenharmony_ci /* Save the rate anyhow */ 17762306a36Sopenharmony_ci chip->comm_page->sample_rate = cpu_to_le32(rate); 17862306a36Sopenharmony_ci chip->sample_rate = rate; 17962306a36Sopenharmony_ci return 0; 18062306a36Sopenharmony_ci } 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci clock = 0; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register); 18562306a36Sopenharmony_ci control_reg &= GML_CLOCK_CLEAR_MASK & GML_SPDIF_RATE_CLEAR_MASK; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci switch (rate) { 18862306a36Sopenharmony_ci case 96000: 18962306a36Sopenharmony_ci clock = GML_96KHZ; 19062306a36Sopenharmony_ci break; 19162306a36Sopenharmony_ci case 88200: 19262306a36Sopenharmony_ci clock = GML_88KHZ; 19362306a36Sopenharmony_ci break; 19462306a36Sopenharmony_ci case 48000: 19562306a36Sopenharmony_ci clock = GML_48KHZ | GML_SPDIF_SAMPLE_RATE1; 19662306a36Sopenharmony_ci break; 19762306a36Sopenharmony_ci case 44100: 19862306a36Sopenharmony_ci clock = GML_44KHZ; 19962306a36Sopenharmony_ci /* Professional mode ? */ 20062306a36Sopenharmony_ci if (control_reg & GML_SPDIF_PRO_MODE) 20162306a36Sopenharmony_ci clock |= GML_SPDIF_SAMPLE_RATE0; 20262306a36Sopenharmony_ci break; 20362306a36Sopenharmony_ci case 32000: 20462306a36Sopenharmony_ci clock = GML_32KHZ | GML_SPDIF_SAMPLE_RATE0 | 20562306a36Sopenharmony_ci GML_SPDIF_SAMPLE_RATE1; 20662306a36Sopenharmony_ci break; 20762306a36Sopenharmony_ci case 22050: 20862306a36Sopenharmony_ci clock = GML_22KHZ; 20962306a36Sopenharmony_ci break; 21062306a36Sopenharmony_ci case 16000: 21162306a36Sopenharmony_ci clock = GML_16KHZ; 21262306a36Sopenharmony_ci break; 21362306a36Sopenharmony_ci case 11025: 21462306a36Sopenharmony_ci clock = GML_11KHZ; 21562306a36Sopenharmony_ci break; 21662306a36Sopenharmony_ci case 8000: 21762306a36Sopenharmony_ci clock = GML_8KHZ; 21862306a36Sopenharmony_ci break; 21962306a36Sopenharmony_ci default: 22062306a36Sopenharmony_ci dev_err(chip->card->dev, 22162306a36Sopenharmony_ci "set_sample_rate: %d invalid!\n", rate); 22262306a36Sopenharmony_ci return -EINVAL; 22362306a36Sopenharmony_ci } 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci control_reg |= clock; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci chip->comm_page->sample_rate = cpu_to_le32(rate); /* ignored by the DSP */ 22862306a36Sopenharmony_ci chip->sample_rate = rate; 22962306a36Sopenharmony_ci dev_dbg(chip->card->dev, "set_sample_rate: %d clock %d\n", rate, clock); 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci return write_control_reg(chip, control_reg, false); 23262306a36Sopenharmony_ci} 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock) 23762306a36Sopenharmony_ci{ 23862306a36Sopenharmony_ci u32 control_reg, clocks_from_dsp; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci /* Mask off the clock select bits */ 24262306a36Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register) & 24362306a36Sopenharmony_ci GML_CLOCK_CLEAR_MASK; 24462306a36Sopenharmony_ci clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks); 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci switch (clock) { 24762306a36Sopenharmony_ci case ECHO_CLOCK_INTERNAL: 24862306a36Sopenharmony_ci chip->input_clock = ECHO_CLOCK_INTERNAL; 24962306a36Sopenharmony_ci return set_sample_rate(chip, chip->sample_rate); 25062306a36Sopenharmony_ci case ECHO_CLOCK_SPDIF: 25162306a36Sopenharmony_ci if (chip->digital_mode == DIGITAL_MODE_ADAT) 25262306a36Sopenharmony_ci return -EAGAIN; 25362306a36Sopenharmony_ci control_reg |= GML_SPDIF_CLOCK; 25462306a36Sopenharmony_ci if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF96) 25562306a36Sopenharmony_ci control_reg |= GML_DOUBLE_SPEED_MODE; 25662306a36Sopenharmony_ci else 25762306a36Sopenharmony_ci control_reg &= ~GML_DOUBLE_SPEED_MODE; 25862306a36Sopenharmony_ci break; 25962306a36Sopenharmony_ci case ECHO_CLOCK_ADAT: 26062306a36Sopenharmony_ci if (chip->digital_mode != DIGITAL_MODE_ADAT) 26162306a36Sopenharmony_ci return -EAGAIN; 26262306a36Sopenharmony_ci control_reg |= GML_ADAT_CLOCK; 26362306a36Sopenharmony_ci control_reg &= ~GML_DOUBLE_SPEED_MODE; 26462306a36Sopenharmony_ci break; 26562306a36Sopenharmony_ci case ECHO_CLOCK_ESYNC: 26662306a36Sopenharmony_ci control_reg |= GML_ESYNC_CLOCK; 26762306a36Sopenharmony_ci control_reg &= ~GML_DOUBLE_SPEED_MODE; 26862306a36Sopenharmony_ci break; 26962306a36Sopenharmony_ci case ECHO_CLOCK_ESYNC96: 27062306a36Sopenharmony_ci control_reg |= GML_ESYNC_CLOCK | GML_DOUBLE_SPEED_MODE; 27162306a36Sopenharmony_ci break; 27262306a36Sopenharmony_ci default: 27362306a36Sopenharmony_ci dev_err(chip->card->dev, 27462306a36Sopenharmony_ci "Input clock 0x%x not supported for Gina24\n", clock); 27562306a36Sopenharmony_ci return -EINVAL; 27662306a36Sopenharmony_ci } 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci chip->input_clock = clock; 27962306a36Sopenharmony_ci return write_control_reg(chip, control_reg, true); 28062306a36Sopenharmony_ci} 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_cistatic int dsp_set_digital_mode(struct echoaudio *chip, u8 mode) 28562306a36Sopenharmony_ci{ 28662306a36Sopenharmony_ci u32 control_reg; 28762306a36Sopenharmony_ci int err, incompatible_clock; 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci /* Set clock to "internal" if it's not compatible with the new mode */ 29062306a36Sopenharmony_ci incompatible_clock = false; 29162306a36Sopenharmony_ci switch (mode) { 29262306a36Sopenharmony_ci case DIGITAL_MODE_SPDIF_OPTICAL: 29362306a36Sopenharmony_ci case DIGITAL_MODE_SPDIF_CDROM: 29462306a36Sopenharmony_ci case DIGITAL_MODE_SPDIF_RCA: 29562306a36Sopenharmony_ci if (chip->input_clock == ECHO_CLOCK_ADAT) 29662306a36Sopenharmony_ci incompatible_clock = true; 29762306a36Sopenharmony_ci break; 29862306a36Sopenharmony_ci case DIGITAL_MODE_ADAT: 29962306a36Sopenharmony_ci if (chip->input_clock == ECHO_CLOCK_SPDIF) 30062306a36Sopenharmony_ci incompatible_clock = true; 30162306a36Sopenharmony_ci break; 30262306a36Sopenharmony_ci default: 30362306a36Sopenharmony_ci dev_err(chip->card->dev, 30462306a36Sopenharmony_ci "Digital mode not supported: %d\n", mode); 30562306a36Sopenharmony_ci return -EINVAL; 30662306a36Sopenharmony_ci } 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci spin_lock_irq(&chip->lock); 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci if (incompatible_clock) { /* Switch to 48KHz, internal */ 31162306a36Sopenharmony_ci chip->sample_rate = 48000; 31262306a36Sopenharmony_ci set_input_clock(chip, ECHO_CLOCK_INTERNAL); 31362306a36Sopenharmony_ci } 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci /* Clear the current digital mode */ 31662306a36Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register); 31762306a36Sopenharmony_ci control_reg &= GML_DIGITAL_MODE_CLEAR_MASK; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci /* Tweak the control reg */ 32062306a36Sopenharmony_ci switch (mode) { 32162306a36Sopenharmony_ci case DIGITAL_MODE_SPDIF_OPTICAL: 32262306a36Sopenharmony_ci control_reg |= GML_SPDIF_OPTICAL_MODE; 32362306a36Sopenharmony_ci break; 32462306a36Sopenharmony_ci case DIGITAL_MODE_SPDIF_CDROM: 32562306a36Sopenharmony_ci /* '361 Gina24 cards do not have the S/PDIF CD-ROM mode */ 32662306a36Sopenharmony_ci if (chip->device_id == DEVICE_ID_56301) 32762306a36Sopenharmony_ci control_reg |= GML_SPDIF_CDROM_MODE; 32862306a36Sopenharmony_ci break; 32962306a36Sopenharmony_ci case DIGITAL_MODE_SPDIF_RCA: 33062306a36Sopenharmony_ci /* GML_SPDIF_OPTICAL_MODE bit cleared */ 33162306a36Sopenharmony_ci break; 33262306a36Sopenharmony_ci case DIGITAL_MODE_ADAT: 33362306a36Sopenharmony_ci control_reg |= GML_ADAT_MODE; 33462306a36Sopenharmony_ci control_reg &= ~GML_DOUBLE_SPEED_MODE; 33562306a36Sopenharmony_ci break; 33662306a36Sopenharmony_ci } 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci err = write_control_reg(chip, control_reg, true); 33962306a36Sopenharmony_ci spin_unlock_irq(&chip->lock); 34062306a36Sopenharmony_ci if (err < 0) 34162306a36Sopenharmony_ci return err; 34262306a36Sopenharmony_ci chip->digital_mode = mode; 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci dev_dbg(chip->card->dev, 34562306a36Sopenharmony_ci "set_digital_mode to %d\n", chip->digital_mode); 34662306a36Sopenharmony_ci return incompatible_clock; 34762306a36Sopenharmony_ci} 348