162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0 OR MIT)
262306a36Sopenharmony_ci/* Copyright (c) 2020 SiFive, Inc */
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci/dts-v1/;
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <dt-bindings/clock/sifive-fu740-prci.h>
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci/ {
962306a36Sopenharmony_ci	#address-cells = <2>;
1062306a36Sopenharmony_ci	#size-cells = <2>;
1162306a36Sopenharmony_ci	compatible = "sifive,fu740-c000", "sifive,fu740";
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci	aliases {
1462306a36Sopenharmony_ci		serial0 = &uart0;
1562306a36Sopenharmony_ci		serial1 = &uart1;
1662306a36Sopenharmony_ci		ethernet0 = &eth0;
1762306a36Sopenharmony_ci	};
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci	chosen {
2062306a36Sopenharmony_ci	};
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci	cpus {
2362306a36Sopenharmony_ci		#address-cells = <1>;
2462306a36Sopenharmony_ci		#size-cells = <0>;
2562306a36Sopenharmony_ci		cpu0: cpu@0 {
2662306a36Sopenharmony_ci			compatible = "sifive,bullet0", "riscv";
2762306a36Sopenharmony_ci			device_type = "cpu";
2862306a36Sopenharmony_ci			i-cache-block-size = <64>;
2962306a36Sopenharmony_ci			i-cache-sets = <128>;
3062306a36Sopenharmony_ci			i-cache-size = <16384>;
3162306a36Sopenharmony_ci			next-level-cache = <&ccache>;
3262306a36Sopenharmony_ci			reg = <0x0>;
3362306a36Sopenharmony_ci			riscv,isa = "rv64imac";
3462306a36Sopenharmony_ci			status = "disabled";
3562306a36Sopenharmony_ci			cpu0_intc: interrupt-controller {
3662306a36Sopenharmony_ci				#interrupt-cells = <1>;
3762306a36Sopenharmony_ci				compatible = "riscv,cpu-intc";
3862306a36Sopenharmony_ci				interrupt-controller;
3962306a36Sopenharmony_ci			};
4062306a36Sopenharmony_ci		};
4162306a36Sopenharmony_ci		cpu1: cpu@1 {
4262306a36Sopenharmony_ci			compatible = "sifive,bullet0", "riscv";
4362306a36Sopenharmony_ci			d-cache-block-size = <64>;
4462306a36Sopenharmony_ci			d-cache-sets = <64>;
4562306a36Sopenharmony_ci			d-cache-size = <32768>;
4662306a36Sopenharmony_ci			d-tlb-sets = <1>;
4762306a36Sopenharmony_ci			d-tlb-size = <40>;
4862306a36Sopenharmony_ci			device_type = "cpu";
4962306a36Sopenharmony_ci			i-cache-block-size = <64>;
5062306a36Sopenharmony_ci			i-cache-sets = <128>;
5162306a36Sopenharmony_ci			i-cache-size = <32768>;
5262306a36Sopenharmony_ci			i-tlb-sets = <1>;
5362306a36Sopenharmony_ci			i-tlb-size = <40>;
5462306a36Sopenharmony_ci			mmu-type = "riscv,sv39";
5562306a36Sopenharmony_ci			next-level-cache = <&ccache>;
5662306a36Sopenharmony_ci			reg = <0x1>;
5762306a36Sopenharmony_ci			riscv,isa = "rv64imafdc";
5862306a36Sopenharmony_ci			tlb-split;
5962306a36Sopenharmony_ci			cpu1_intc: interrupt-controller {
6062306a36Sopenharmony_ci				#interrupt-cells = <1>;
6162306a36Sopenharmony_ci				compatible = "riscv,cpu-intc";
6262306a36Sopenharmony_ci				interrupt-controller;
6362306a36Sopenharmony_ci			};
6462306a36Sopenharmony_ci		};
6562306a36Sopenharmony_ci		cpu2: cpu@2 {
6662306a36Sopenharmony_ci			compatible = "sifive,bullet0", "riscv";
6762306a36Sopenharmony_ci			d-cache-block-size = <64>;
6862306a36Sopenharmony_ci			d-cache-sets = <64>;
6962306a36Sopenharmony_ci			d-cache-size = <32768>;
7062306a36Sopenharmony_ci			d-tlb-sets = <1>;
7162306a36Sopenharmony_ci			d-tlb-size = <40>;
7262306a36Sopenharmony_ci			device_type = "cpu";
7362306a36Sopenharmony_ci			i-cache-block-size = <64>;
7462306a36Sopenharmony_ci			i-cache-sets = <128>;
7562306a36Sopenharmony_ci			i-cache-size = <32768>;
7662306a36Sopenharmony_ci			i-tlb-sets = <1>;
7762306a36Sopenharmony_ci			i-tlb-size = <40>;
7862306a36Sopenharmony_ci			mmu-type = "riscv,sv39";
7962306a36Sopenharmony_ci			next-level-cache = <&ccache>;
8062306a36Sopenharmony_ci			reg = <0x2>;
8162306a36Sopenharmony_ci			riscv,isa = "rv64imafdc";
8262306a36Sopenharmony_ci			tlb-split;
8362306a36Sopenharmony_ci			cpu2_intc: interrupt-controller {
8462306a36Sopenharmony_ci				#interrupt-cells = <1>;
8562306a36Sopenharmony_ci				compatible = "riscv,cpu-intc";
8662306a36Sopenharmony_ci				interrupt-controller;
8762306a36Sopenharmony_ci			};
8862306a36Sopenharmony_ci		};
8962306a36Sopenharmony_ci		cpu3: cpu@3 {
9062306a36Sopenharmony_ci			compatible = "sifive,bullet0", "riscv";
9162306a36Sopenharmony_ci			d-cache-block-size = <64>;
9262306a36Sopenharmony_ci			d-cache-sets = <64>;
9362306a36Sopenharmony_ci			d-cache-size = <32768>;
9462306a36Sopenharmony_ci			d-tlb-sets = <1>;
9562306a36Sopenharmony_ci			d-tlb-size = <40>;
9662306a36Sopenharmony_ci			device_type = "cpu";
9762306a36Sopenharmony_ci			i-cache-block-size = <64>;
9862306a36Sopenharmony_ci			i-cache-sets = <128>;
9962306a36Sopenharmony_ci			i-cache-size = <32768>;
10062306a36Sopenharmony_ci			i-tlb-sets = <1>;
10162306a36Sopenharmony_ci			i-tlb-size = <40>;
10262306a36Sopenharmony_ci			mmu-type = "riscv,sv39";
10362306a36Sopenharmony_ci			next-level-cache = <&ccache>;
10462306a36Sopenharmony_ci			reg = <0x3>;
10562306a36Sopenharmony_ci			riscv,isa = "rv64imafdc";
10662306a36Sopenharmony_ci			tlb-split;
10762306a36Sopenharmony_ci			cpu3_intc: interrupt-controller {
10862306a36Sopenharmony_ci				#interrupt-cells = <1>;
10962306a36Sopenharmony_ci				compatible = "riscv,cpu-intc";
11062306a36Sopenharmony_ci				interrupt-controller;
11162306a36Sopenharmony_ci			};
11262306a36Sopenharmony_ci		};
11362306a36Sopenharmony_ci		cpu4: cpu@4 {
11462306a36Sopenharmony_ci			compatible = "sifive,bullet0", "riscv";
11562306a36Sopenharmony_ci			d-cache-block-size = <64>;
11662306a36Sopenharmony_ci			d-cache-sets = <64>;
11762306a36Sopenharmony_ci			d-cache-size = <32768>;
11862306a36Sopenharmony_ci			d-tlb-sets = <1>;
11962306a36Sopenharmony_ci			d-tlb-size = <40>;
12062306a36Sopenharmony_ci			device_type = "cpu";
12162306a36Sopenharmony_ci			i-cache-block-size = <64>;
12262306a36Sopenharmony_ci			i-cache-sets = <128>;
12362306a36Sopenharmony_ci			i-cache-size = <32768>;
12462306a36Sopenharmony_ci			i-tlb-sets = <1>;
12562306a36Sopenharmony_ci			i-tlb-size = <40>;
12662306a36Sopenharmony_ci			mmu-type = "riscv,sv39";
12762306a36Sopenharmony_ci			next-level-cache = <&ccache>;
12862306a36Sopenharmony_ci			reg = <0x4>;
12962306a36Sopenharmony_ci			riscv,isa = "rv64imafdc";
13062306a36Sopenharmony_ci			tlb-split;
13162306a36Sopenharmony_ci			cpu4_intc: interrupt-controller {
13262306a36Sopenharmony_ci				#interrupt-cells = <1>;
13362306a36Sopenharmony_ci				compatible = "riscv,cpu-intc";
13462306a36Sopenharmony_ci				interrupt-controller;
13562306a36Sopenharmony_ci			};
13662306a36Sopenharmony_ci		};
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci		cpu-map {
13962306a36Sopenharmony_ci			cluster0 {
14062306a36Sopenharmony_ci				core0 {
14162306a36Sopenharmony_ci					cpu = <&cpu0>;
14262306a36Sopenharmony_ci				};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci				core1 {
14562306a36Sopenharmony_ci					cpu = <&cpu1>;
14662306a36Sopenharmony_ci				};
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci				core2 {
14962306a36Sopenharmony_ci					cpu = <&cpu2>;
15062306a36Sopenharmony_ci				};
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci				core3 {
15362306a36Sopenharmony_ci					cpu = <&cpu3>;
15462306a36Sopenharmony_ci				};
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci				core4 {
15762306a36Sopenharmony_ci					cpu = <&cpu4>;
15862306a36Sopenharmony_ci				};
15962306a36Sopenharmony_ci			};
16062306a36Sopenharmony_ci		};
16162306a36Sopenharmony_ci	};
16262306a36Sopenharmony_ci	soc {
16362306a36Sopenharmony_ci		#address-cells = <2>;
16462306a36Sopenharmony_ci		#size-cells = <2>;
16562306a36Sopenharmony_ci		compatible = "simple-bus";
16662306a36Sopenharmony_ci		ranges;
16762306a36Sopenharmony_ci		plic0: interrupt-controller@c000000 {
16862306a36Sopenharmony_ci			#interrupt-cells = <1>;
16962306a36Sopenharmony_ci			#address-cells = <0>;
17062306a36Sopenharmony_ci			compatible = "sifive,fu540-c000-plic", "sifive,plic-1.0.0";
17162306a36Sopenharmony_ci			reg = <0x0 0xc000000 0x0 0x4000000>;
17262306a36Sopenharmony_ci			riscv,ndev = <69>;
17362306a36Sopenharmony_ci			interrupt-controller;
17462306a36Sopenharmony_ci			interrupts-extended =
17562306a36Sopenharmony_ci				<&cpu0_intc 0xffffffff>,
17662306a36Sopenharmony_ci				<&cpu1_intc 0xffffffff>, <&cpu1_intc 9>,
17762306a36Sopenharmony_ci				<&cpu2_intc 0xffffffff>, <&cpu2_intc 9>,
17862306a36Sopenharmony_ci				<&cpu3_intc 0xffffffff>, <&cpu3_intc 9>,
17962306a36Sopenharmony_ci				<&cpu4_intc 0xffffffff>, <&cpu4_intc 9>;
18062306a36Sopenharmony_ci		};
18162306a36Sopenharmony_ci		prci: clock-controller@10000000 {
18262306a36Sopenharmony_ci			compatible = "sifive,fu740-c000-prci";
18362306a36Sopenharmony_ci			reg = <0x0 0x10000000 0x0 0x1000>;
18462306a36Sopenharmony_ci			clocks = <&hfclk>, <&rtcclk>;
18562306a36Sopenharmony_ci			#clock-cells = <1>;
18662306a36Sopenharmony_ci			#reset-cells = <1>;
18762306a36Sopenharmony_ci		};
18862306a36Sopenharmony_ci		uart0: serial@10010000 {
18962306a36Sopenharmony_ci			compatible = "sifive,fu740-c000-uart", "sifive,uart0";
19062306a36Sopenharmony_ci			reg = <0x0 0x10010000 0x0 0x1000>;
19162306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
19262306a36Sopenharmony_ci			interrupts = <39>;
19362306a36Sopenharmony_ci			clocks = <&prci FU740_PRCI_CLK_PCLK>;
19462306a36Sopenharmony_ci			status = "disabled";
19562306a36Sopenharmony_ci		};
19662306a36Sopenharmony_ci		uart1: serial@10011000 {
19762306a36Sopenharmony_ci			compatible = "sifive,fu740-c000-uart", "sifive,uart0";
19862306a36Sopenharmony_ci			reg = <0x0 0x10011000 0x0 0x1000>;
19962306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
20062306a36Sopenharmony_ci			interrupts = <40>;
20162306a36Sopenharmony_ci			clocks = <&prci FU740_PRCI_CLK_PCLK>;
20262306a36Sopenharmony_ci			status = "disabled";
20362306a36Sopenharmony_ci		};
20462306a36Sopenharmony_ci		i2c0: i2c@10030000 {
20562306a36Sopenharmony_ci			compatible = "sifive,fu740-c000-i2c", "sifive,i2c0";
20662306a36Sopenharmony_ci			reg = <0x0 0x10030000 0x0 0x1000>;
20762306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
20862306a36Sopenharmony_ci			interrupts = <52>;
20962306a36Sopenharmony_ci			clocks = <&prci FU740_PRCI_CLK_PCLK>;
21062306a36Sopenharmony_ci			reg-shift = <2>;
21162306a36Sopenharmony_ci			reg-io-width = <1>;
21262306a36Sopenharmony_ci			#address-cells = <1>;
21362306a36Sopenharmony_ci			#size-cells = <0>;
21462306a36Sopenharmony_ci			status = "disabled";
21562306a36Sopenharmony_ci		};
21662306a36Sopenharmony_ci		i2c1: i2c@10031000 {
21762306a36Sopenharmony_ci			compatible = "sifive,fu740-c000-i2c", "sifive,i2c0";
21862306a36Sopenharmony_ci			reg = <0x0 0x10031000 0x0 0x1000>;
21962306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
22062306a36Sopenharmony_ci			interrupts = <53>;
22162306a36Sopenharmony_ci			clocks = <&prci FU740_PRCI_CLK_PCLK>;
22262306a36Sopenharmony_ci			reg-shift = <2>;
22362306a36Sopenharmony_ci			reg-io-width = <1>;
22462306a36Sopenharmony_ci			#address-cells = <1>;
22562306a36Sopenharmony_ci			#size-cells = <0>;
22662306a36Sopenharmony_ci			status = "disabled";
22762306a36Sopenharmony_ci		};
22862306a36Sopenharmony_ci		qspi0: spi@10040000 {
22962306a36Sopenharmony_ci			compatible = "sifive,fu740-c000-spi", "sifive,spi0";
23062306a36Sopenharmony_ci			reg = <0x0 0x10040000 0x0 0x1000>,
23162306a36Sopenharmony_ci			      <0x0 0x20000000 0x0 0x10000000>;
23262306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
23362306a36Sopenharmony_ci			interrupts = <41>;
23462306a36Sopenharmony_ci			clocks = <&prci FU740_PRCI_CLK_PCLK>;
23562306a36Sopenharmony_ci			#address-cells = <1>;
23662306a36Sopenharmony_ci			#size-cells = <0>;
23762306a36Sopenharmony_ci			status = "disabled";
23862306a36Sopenharmony_ci		};
23962306a36Sopenharmony_ci		qspi1: spi@10041000 {
24062306a36Sopenharmony_ci			compatible = "sifive,fu740-c000-spi", "sifive,spi0";
24162306a36Sopenharmony_ci			reg = <0x0 0x10041000 0x0 0x1000>,
24262306a36Sopenharmony_ci			      <0x0 0x30000000 0x0 0x10000000>;
24362306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
24462306a36Sopenharmony_ci			interrupts = <42>;
24562306a36Sopenharmony_ci			clocks = <&prci FU740_PRCI_CLK_PCLK>;
24662306a36Sopenharmony_ci			#address-cells = <1>;
24762306a36Sopenharmony_ci			#size-cells = <0>;
24862306a36Sopenharmony_ci			status = "disabled";
24962306a36Sopenharmony_ci		};
25062306a36Sopenharmony_ci		spi0: spi@10050000 {
25162306a36Sopenharmony_ci			compatible = "sifive,fu740-c000-spi", "sifive,spi0";
25262306a36Sopenharmony_ci			reg = <0x0 0x10050000 0x0 0x1000>;
25362306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
25462306a36Sopenharmony_ci			interrupts = <43>;
25562306a36Sopenharmony_ci			clocks = <&prci FU740_PRCI_CLK_PCLK>;
25662306a36Sopenharmony_ci			#address-cells = <1>;
25762306a36Sopenharmony_ci			#size-cells = <0>;
25862306a36Sopenharmony_ci			status = "disabled";
25962306a36Sopenharmony_ci		};
26062306a36Sopenharmony_ci		eth0: ethernet@10090000 {
26162306a36Sopenharmony_ci			compatible = "sifive,fu540-c000-gem";
26262306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
26362306a36Sopenharmony_ci			interrupts = <55>;
26462306a36Sopenharmony_ci			reg = <0x0 0x10090000 0x0 0x2000>,
26562306a36Sopenharmony_ci			      <0x0 0x100a0000 0x0 0x1000>;
26662306a36Sopenharmony_ci			local-mac-address = [00 00 00 00 00 00];
26762306a36Sopenharmony_ci			clock-names = "pclk", "hclk";
26862306a36Sopenharmony_ci			clocks = <&prci FU740_PRCI_CLK_GEMGXLPLL>,
26962306a36Sopenharmony_ci				 <&prci FU740_PRCI_CLK_GEMGXLPLL>;
27062306a36Sopenharmony_ci			#address-cells = <1>;
27162306a36Sopenharmony_ci			#size-cells = <0>;
27262306a36Sopenharmony_ci			status = "disabled";
27362306a36Sopenharmony_ci		};
27462306a36Sopenharmony_ci		pwm0: pwm@10020000 {
27562306a36Sopenharmony_ci			compatible = "sifive,fu740-c000-pwm", "sifive,pwm0";
27662306a36Sopenharmony_ci			reg = <0x0 0x10020000 0x0 0x1000>;
27762306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
27862306a36Sopenharmony_ci			interrupts = <44>, <45>, <46>, <47>;
27962306a36Sopenharmony_ci			clocks = <&prci FU740_PRCI_CLK_PCLK>;
28062306a36Sopenharmony_ci			#pwm-cells = <3>;
28162306a36Sopenharmony_ci			status = "disabled";
28262306a36Sopenharmony_ci		};
28362306a36Sopenharmony_ci		pwm1: pwm@10021000 {
28462306a36Sopenharmony_ci			compatible = "sifive,fu740-c000-pwm", "sifive,pwm0";
28562306a36Sopenharmony_ci			reg = <0x0 0x10021000 0x0 0x1000>;
28662306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
28762306a36Sopenharmony_ci			interrupts = <48>, <49>, <50>, <51>;
28862306a36Sopenharmony_ci			clocks = <&prci FU740_PRCI_CLK_PCLK>;
28962306a36Sopenharmony_ci			#pwm-cells = <3>;
29062306a36Sopenharmony_ci			status = "disabled";
29162306a36Sopenharmony_ci		};
29262306a36Sopenharmony_ci		ccache: cache-controller@2010000 {
29362306a36Sopenharmony_ci			compatible = "sifive,fu740-c000-ccache", "cache";
29462306a36Sopenharmony_ci			cache-block-size = <64>;
29562306a36Sopenharmony_ci			cache-level = <2>;
29662306a36Sopenharmony_ci			cache-sets = <2048>;
29762306a36Sopenharmony_ci			cache-size = <2097152>;
29862306a36Sopenharmony_ci			cache-unified;
29962306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
30062306a36Sopenharmony_ci			interrupts = <19>, <21>, <22>, <20>;
30162306a36Sopenharmony_ci			reg = <0x0 0x2010000 0x0 0x1000>;
30262306a36Sopenharmony_ci		};
30362306a36Sopenharmony_ci		gpio: gpio@10060000 {
30462306a36Sopenharmony_ci			compatible = "sifive,fu740-c000-gpio", "sifive,gpio0";
30562306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
30662306a36Sopenharmony_ci			interrupts = <23>, <24>, <25>, <26>, <27>, <28>, <29>,
30762306a36Sopenharmony_ci				     <30>, <31>, <32>, <33>, <34>, <35>, <36>,
30862306a36Sopenharmony_ci				     <37>, <38>;
30962306a36Sopenharmony_ci			reg = <0x0 0x10060000 0x0 0x1000>;
31062306a36Sopenharmony_ci			gpio-controller;
31162306a36Sopenharmony_ci			#gpio-cells = <2>;
31262306a36Sopenharmony_ci			interrupt-controller;
31362306a36Sopenharmony_ci			#interrupt-cells = <2>;
31462306a36Sopenharmony_ci			clocks = <&prci FU740_PRCI_CLK_PCLK>;
31562306a36Sopenharmony_ci			status = "disabled";
31662306a36Sopenharmony_ci		};
31762306a36Sopenharmony_ci		pcie@e00000000 {
31862306a36Sopenharmony_ci			compatible = "sifive,fu740-pcie";
31962306a36Sopenharmony_ci			#address-cells = <3>;
32062306a36Sopenharmony_ci			#size-cells = <2>;
32162306a36Sopenharmony_ci			#interrupt-cells = <1>;
32262306a36Sopenharmony_ci			reg = <0xe 0x00000000 0x0 0x80000000>,
32362306a36Sopenharmony_ci			      <0xd 0xf0000000 0x0 0x10000000>,
32462306a36Sopenharmony_ci			      <0x0 0x100d0000 0x0 0x1000>;
32562306a36Sopenharmony_ci			reg-names = "dbi", "config", "mgmt";
32662306a36Sopenharmony_ci			device_type = "pci";
32762306a36Sopenharmony_ci			dma-coherent;
32862306a36Sopenharmony_ci			bus-range = <0x0 0xff>;
32962306a36Sopenharmony_ci			ranges = <0x81000000  0x0 0x60080000  0x0 0x60080000 0x0 0x10000>,      /* I/O */
33062306a36Sopenharmony_ci				 <0x82000000  0x0 0x60090000  0x0 0x60090000 0x0 0xff70000>,    /* mem */
33162306a36Sopenharmony_ci				 <0x82000000  0x0 0x70000000  0x0 0x70000000 0x0 0x10000000>,    /* mem */
33262306a36Sopenharmony_ci				 <0xc3000000 0x20 0x00000000 0x20 0x00000000 0x20 0x00000000>;  /* mem prefetchable */
33362306a36Sopenharmony_ci			num-lanes = <0x8>;
33462306a36Sopenharmony_ci			interrupts = <56>, <57>, <58>, <59>, <60>, <61>, <62>, <63>, <64>;
33562306a36Sopenharmony_ci			interrupt-names = "msi", "inta", "intb", "intc", "intd";
33662306a36Sopenharmony_ci			interrupt-parent = <&plic0>;
33762306a36Sopenharmony_ci			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
33862306a36Sopenharmony_ci			interrupt-map = <0x0 0x0 0x0 0x1 &plic0 57>,
33962306a36Sopenharmony_ci					<0x0 0x0 0x0 0x2 &plic0 58>,
34062306a36Sopenharmony_ci					<0x0 0x0 0x0 0x3 &plic0 59>,
34162306a36Sopenharmony_ci					<0x0 0x0 0x0 0x4 &plic0 60>;
34262306a36Sopenharmony_ci			clock-names = "pcie_aux";
34362306a36Sopenharmony_ci			clocks = <&prci FU740_PRCI_CLK_PCIE_AUX>;
34462306a36Sopenharmony_ci			pwren-gpios = <&gpio 5 0>;
34562306a36Sopenharmony_ci			reset-gpios = <&gpio 8 0>;
34662306a36Sopenharmony_ci			resets = <&prci 4>;
34762306a36Sopenharmony_ci			status = "okay";
34862306a36Sopenharmony_ci		};
34962306a36Sopenharmony_ci	};
35062306a36Sopenharmony_ci};
351