162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0 OR MIT) 262306a36Sopenharmony_ci/* Copyright (c) 2018-2019 SiFive, Inc */ 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci/dts-v1/; 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <dt-bindings/clock/sifive-fu540-prci.h> 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci/ { 962306a36Sopenharmony_ci #address-cells = <2>; 1062306a36Sopenharmony_ci #size-cells = <2>; 1162306a36Sopenharmony_ci compatible = "sifive,fu540-c000", "sifive,fu540"; 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci aliases { 1462306a36Sopenharmony_ci serial0 = &uart0; 1562306a36Sopenharmony_ci serial1 = &uart1; 1662306a36Sopenharmony_ci ethernet0 = ð0; 1762306a36Sopenharmony_ci }; 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci chosen { 2062306a36Sopenharmony_ci }; 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci cpus { 2362306a36Sopenharmony_ci #address-cells = <1>; 2462306a36Sopenharmony_ci #size-cells = <0>; 2562306a36Sopenharmony_ci cpu0: cpu@0 { 2662306a36Sopenharmony_ci compatible = "sifive,e51", "sifive,rocket0", "riscv"; 2762306a36Sopenharmony_ci device_type = "cpu"; 2862306a36Sopenharmony_ci i-cache-block-size = <64>; 2962306a36Sopenharmony_ci i-cache-sets = <128>; 3062306a36Sopenharmony_ci i-cache-size = <16384>; 3162306a36Sopenharmony_ci reg = <0>; 3262306a36Sopenharmony_ci riscv,isa = "rv64imac"; 3362306a36Sopenharmony_ci status = "disabled"; 3462306a36Sopenharmony_ci cpu0_intc: interrupt-controller { 3562306a36Sopenharmony_ci #interrupt-cells = <1>; 3662306a36Sopenharmony_ci compatible = "riscv,cpu-intc"; 3762306a36Sopenharmony_ci interrupt-controller; 3862306a36Sopenharmony_ci }; 3962306a36Sopenharmony_ci }; 4062306a36Sopenharmony_ci cpu1: cpu@1 { 4162306a36Sopenharmony_ci compatible = "sifive,u54-mc", "sifive,rocket0", "riscv"; 4262306a36Sopenharmony_ci d-cache-block-size = <64>; 4362306a36Sopenharmony_ci d-cache-sets = <64>; 4462306a36Sopenharmony_ci d-cache-size = <32768>; 4562306a36Sopenharmony_ci d-tlb-sets = <1>; 4662306a36Sopenharmony_ci d-tlb-size = <32>; 4762306a36Sopenharmony_ci device_type = "cpu"; 4862306a36Sopenharmony_ci i-cache-block-size = <64>; 4962306a36Sopenharmony_ci i-cache-sets = <64>; 5062306a36Sopenharmony_ci i-cache-size = <32768>; 5162306a36Sopenharmony_ci i-tlb-sets = <1>; 5262306a36Sopenharmony_ci i-tlb-size = <32>; 5362306a36Sopenharmony_ci mmu-type = "riscv,sv39"; 5462306a36Sopenharmony_ci reg = <1>; 5562306a36Sopenharmony_ci riscv,isa = "rv64imafdc"; 5662306a36Sopenharmony_ci tlb-split; 5762306a36Sopenharmony_ci next-level-cache = <&l2cache>; 5862306a36Sopenharmony_ci cpu1_intc: interrupt-controller { 5962306a36Sopenharmony_ci #interrupt-cells = <1>; 6062306a36Sopenharmony_ci compatible = "riscv,cpu-intc"; 6162306a36Sopenharmony_ci interrupt-controller; 6262306a36Sopenharmony_ci }; 6362306a36Sopenharmony_ci }; 6462306a36Sopenharmony_ci cpu2: cpu@2 { 6562306a36Sopenharmony_ci compatible = "sifive,u54-mc", "sifive,rocket0", "riscv"; 6662306a36Sopenharmony_ci d-cache-block-size = <64>; 6762306a36Sopenharmony_ci d-cache-sets = <64>; 6862306a36Sopenharmony_ci d-cache-size = <32768>; 6962306a36Sopenharmony_ci d-tlb-sets = <1>; 7062306a36Sopenharmony_ci d-tlb-size = <32>; 7162306a36Sopenharmony_ci device_type = "cpu"; 7262306a36Sopenharmony_ci i-cache-block-size = <64>; 7362306a36Sopenharmony_ci i-cache-sets = <64>; 7462306a36Sopenharmony_ci i-cache-size = <32768>; 7562306a36Sopenharmony_ci i-tlb-sets = <1>; 7662306a36Sopenharmony_ci i-tlb-size = <32>; 7762306a36Sopenharmony_ci mmu-type = "riscv,sv39"; 7862306a36Sopenharmony_ci reg = <2>; 7962306a36Sopenharmony_ci riscv,isa = "rv64imafdc"; 8062306a36Sopenharmony_ci tlb-split; 8162306a36Sopenharmony_ci next-level-cache = <&l2cache>; 8262306a36Sopenharmony_ci cpu2_intc: interrupt-controller { 8362306a36Sopenharmony_ci #interrupt-cells = <1>; 8462306a36Sopenharmony_ci compatible = "riscv,cpu-intc"; 8562306a36Sopenharmony_ci interrupt-controller; 8662306a36Sopenharmony_ci }; 8762306a36Sopenharmony_ci }; 8862306a36Sopenharmony_ci cpu3: cpu@3 { 8962306a36Sopenharmony_ci compatible = "sifive,u54-mc", "sifive,rocket0", "riscv"; 9062306a36Sopenharmony_ci d-cache-block-size = <64>; 9162306a36Sopenharmony_ci d-cache-sets = <64>; 9262306a36Sopenharmony_ci d-cache-size = <32768>; 9362306a36Sopenharmony_ci d-tlb-sets = <1>; 9462306a36Sopenharmony_ci d-tlb-size = <32>; 9562306a36Sopenharmony_ci device_type = "cpu"; 9662306a36Sopenharmony_ci i-cache-block-size = <64>; 9762306a36Sopenharmony_ci i-cache-sets = <64>; 9862306a36Sopenharmony_ci i-cache-size = <32768>; 9962306a36Sopenharmony_ci i-tlb-sets = <1>; 10062306a36Sopenharmony_ci i-tlb-size = <32>; 10162306a36Sopenharmony_ci mmu-type = "riscv,sv39"; 10262306a36Sopenharmony_ci reg = <3>; 10362306a36Sopenharmony_ci riscv,isa = "rv64imafdc"; 10462306a36Sopenharmony_ci tlb-split; 10562306a36Sopenharmony_ci next-level-cache = <&l2cache>; 10662306a36Sopenharmony_ci cpu3_intc: interrupt-controller { 10762306a36Sopenharmony_ci #interrupt-cells = <1>; 10862306a36Sopenharmony_ci compatible = "riscv,cpu-intc"; 10962306a36Sopenharmony_ci interrupt-controller; 11062306a36Sopenharmony_ci }; 11162306a36Sopenharmony_ci }; 11262306a36Sopenharmony_ci cpu4: cpu@4 { 11362306a36Sopenharmony_ci compatible = "sifive,u54-mc", "sifive,rocket0", "riscv"; 11462306a36Sopenharmony_ci d-cache-block-size = <64>; 11562306a36Sopenharmony_ci d-cache-sets = <64>; 11662306a36Sopenharmony_ci d-cache-size = <32768>; 11762306a36Sopenharmony_ci d-tlb-sets = <1>; 11862306a36Sopenharmony_ci d-tlb-size = <32>; 11962306a36Sopenharmony_ci device_type = "cpu"; 12062306a36Sopenharmony_ci i-cache-block-size = <64>; 12162306a36Sopenharmony_ci i-cache-sets = <64>; 12262306a36Sopenharmony_ci i-cache-size = <32768>; 12362306a36Sopenharmony_ci i-tlb-sets = <1>; 12462306a36Sopenharmony_ci i-tlb-size = <32>; 12562306a36Sopenharmony_ci mmu-type = "riscv,sv39"; 12662306a36Sopenharmony_ci reg = <4>; 12762306a36Sopenharmony_ci riscv,isa = "rv64imafdc"; 12862306a36Sopenharmony_ci tlb-split; 12962306a36Sopenharmony_ci next-level-cache = <&l2cache>; 13062306a36Sopenharmony_ci cpu4_intc: interrupt-controller { 13162306a36Sopenharmony_ci #interrupt-cells = <1>; 13262306a36Sopenharmony_ci compatible = "riscv,cpu-intc"; 13362306a36Sopenharmony_ci interrupt-controller; 13462306a36Sopenharmony_ci }; 13562306a36Sopenharmony_ci }; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci cpu-map { 13862306a36Sopenharmony_ci cluster0 { 13962306a36Sopenharmony_ci core0 { 14062306a36Sopenharmony_ci cpu = <&cpu0>; 14162306a36Sopenharmony_ci }; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci core1 { 14462306a36Sopenharmony_ci cpu = <&cpu1>; 14562306a36Sopenharmony_ci }; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci core2 { 14862306a36Sopenharmony_ci cpu = <&cpu2>; 14962306a36Sopenharmony_ci }; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci core3 { 15262306a36Sopenharmony_ci cpu = <&cpu3>; 15362306a36Sopenharmony_ci }; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci core4 { 15662306a36Sopenharmony_ci cpu = <&cpu4>; 15762306a36Sopenharmony_ci }; 15862306a36Sopenharmony_ci }; 15962306a36Sopenharmony_ci }; 16062306a36Sopenharmony_ci }; 16162306a36Sopenharmony_ci soc { 16262306a36Sopenharmony_ci #address-cells = <2>; 16362306a36Sopenharmony_ci #size-cells = <2>; 16462306a36Sopenharmony_ci compatible = "simple-bus"; 16562306a36Sopenharmony_ci ranges; 16662306a36Sopenharmony_ci plic0: interrupt-controller@c000000 { 16762306a36Sopenharmony_ci compatible = "sifive,fu540-c000-plic", "sifive,plic-1.0.0"; 16862306a36Sopenharmony_ci reg = <0x0 0xc000000 0x0 0x4000000>; 16962306a36Sopenharmony_ci #address-cells = <0>; 17062306a36Sopenharmony_ci #interrupt-cells = <1>; 17162306a36Sopenharmony_ci interrupt-controller; 17262306a36Sopenharmony_ci interrupts-extended = 17362306a36Sopenharmony_ci <&cpu0_intc 0xffffffff>, 17462306a36Sopenharmony_ci <&cpu1_intc 0xffffffff>, <&cpu1_intc 9>, 17562306a36Sopenharmony_ci <&cpu2_intc 0xffffffff>, <&cpu2_intc 9>, 17662306a36Sopenharmony_ci <&cpu3_intc 0xffffffff>, <&cpu3_intc 9>, 17762306a36Sopenharmony_ci <&cpu4_intc 0xffffffff>, <&cpu4_intc 9>; 17862306a36Sopenharmony_ci riscv,ndev = <53>; 17962306a36Sopenharmony_ci }; 18062306a36Sopenharmony_ci prci: clock-controller@10000000 { 18162306a36Sopenharmony_ci compatible = "sifive,fu540-c000-prci"; 18262306a36Sopenharmony_ci reg = <0x0 0x10000000 0x0 0x1000>; 18362306a36Sopenharmony_ci clocks = <&hfclk>, <&rtcclk>; 18462306a36Sopenharmony_ci #clock-cells = <1>; 18562306a36Sopenharmony_ci }; 18662306a36Sopenharmony_ci uart0: serial@10010000 { 18762306a36Sopenharmony_ci compatible = "sifive,fu540-c000-uart", "sifive,uart0"; 18862306a36Sopenharmony_ci reg = <0x0 0x10010000 0x0 0x1000>; 18962306a36Sopenharmony_ci interrupt-parent = <&plic0>; 19062306a36Sopenharmony_ci interrupts = <4>; 19162306a36Sopenharmony_ci clocks = <&prci FU540_PRCI_CLK_TLCLK>; 19262306a36Sopenharmony_ci status = "disabled"; 19362306a36Sopenharmony_ci }; 19462306a36Sopenharmony_ci dma: dma-controller@3000000 { 19562306a36Sopenharmony_ci compatible = "sifive,fu540-c000-pdma", "sifive,pdma0"; 19662306a36Sopenharmony_ci reg = <0x0 0x3000000 0x0 0x8000>; 19762306a36Sopenharmony_ci interrupt-parent = <&plic0>; 19862306a36Sopenharmony_ci interrupts = <23>, <24>, <25>, <26>, <27>, <28>, <29>, 19962306a36Sopenharmony_ci <30>; 20062306a36Sopenharmony_ci dma-channels = <4>; 20162306a36Sopenharmony_ci #dma-cells = <1>; 20262306a36Sopenharmony_ci }; 20362306a36Sopenharmony_ci uart1: serial@10011000 { 20462306a36Sopenharmony_ci compatible = "sifive,fu540-c000-uart", "sifive,uart0"; 20562306a36Sopenharmony_ci reg = <0x0 0x10011000 0x0 0x1000>; 20662306a36Sopenharmony_ci interrupt-parent = <&plic0>; 20762306a36Sopenharmony_ci interrupts = <5>; 20862306a36Sopenharmony_ci clocks = <&prci FU540_PRCI_CLK_TLCLK>; 20962306a36Sopenharmony_ci status = "disabled"; 21062306a36Sopenharmony_ci }; 21162306a36Sopenharmony_ci i2c0: i2c@10030000 { 21262306a36Sopenharmony_ci compatible = "sifive,fu540-c000-i2c", "sifive,i2c0"; 21362306a36Sopenharmony_ci reg = <0x0 0x10030000 0x0 0x1000>; 21462306a36Sopenharmony_ci interrupt-parent = <&plic0>; 21562306a36Sopenharmony_ci interrupts = <50>; 21662306a36Sopenharmony_ci clocks = <&prci FU540_PRCI_CLK_TLCLK>; 21762306a36Sopenharmony_ci reg-shift = <2>; 21862306a36Sopenharmony_ci reg-io-width = <1>; 21962306a36Sopenharmony_ci #address-cells = <1>; 22062306a36Sopenharmony_ci #size-cells = <0>; 22162306a36Sopenharmony_ci status = "disabled"; 22262306a36Sopenharmony_ci }; 22362306a36Sopenharmony_ci qspi0: spi@10040000 { 22462306a36Sopenharmony_ci compatible = "sifive,fu540-c000-spi", "sifive,spi0"; 22562306a36Sopenharmony_ci reg = <0x0 0x10040000 0x0 0x1000>, 22662306a36Sopenharmony_ci <0x0 0x20000000 0x0 0x10000000>; 22762306a36Sopenharmony_ci interrupt-parent = <&plic0>; 22862306a36Sopenharmony_ci interrupts = <51>; 22962306a36Sopenharmony_ci clocks = <&prci FU540_PRCI_CLK_TLCLK>; 23062306a36Sopenharmony_ci #address-cells = <1>; 23162306a36Sopenharmony_ci #size-cells = <0>; 23262306a36Sopenharmony_ci status = "disabled"; 23362306a36Sopenharmony_ci }; 23462306a36Sopenharmony_ci qspi1: spi@10041000 { 23562306a36Sopenharmony_ci compatible = "sifive,fu540-c000-spi", "sifive,spi0"; 23662306a36Sopenharmony_ci reg = <0x0 0x10041000 0x0 0x1000>, 23762306a36Sopenharmony_ci <0x0 0x30000000 0x0 0x10000000>; 23862306a36Sopenharmony_ci interrupt-parent = <&plic0>; 23962306a36Sopenharmony_ci interrupts = <52>; 24062306a36Sopenharmony_ci clocks = <&prci FU540_PRCI_CLK_TLCLK>; 24162306a36Sopenharmony_ci #address-cells = <1>; 24262306a36Sopenharmony_ci #size-cells = <0>; 24362306a36Sopenharmony_ci status = "disabled"; 24462306a36Sopenharmony_ci }; 24562306a36Sopenharmony_ci qspi2: spi@10050000 { 24662306a36Sopenharmony_ci compatible = "sifive,fu540-c000-spi", "sifive,spi0"; 24762306a36Sopenharmony_ci reg = <0x0 0x10050000 0x0 0x1000>; 24862306a36Sopenharmony_ci interrupt-parent = <&plic0>; 24962306a36Sopenharmony_ci interrupts = <6>; 25062306a36Sopenharmony_ci clocks = <&prci FU540_PRCI_CLK_TLCLK>; 25162306a36Sopenharmony_ci #address-cells = <1>; 25262306a36Sopenharmony_ci #size-cells = <0>; 25362306a36Sopenharmony_ci status = "disabled"; 25462306a36Sopenharmony_ci }; 25562306a36Sopenharmony_ci eth0: ethernet@10090000 { 25662306a36Sopenharmony_ci compatible = "sifive,fu540-c000-gem"; 25762306a36Sopenharmony_ci interrupt-parent = <&plic0>; 25862306a36Sopenharmony_ci interrupts = <53>; 25962306a36Sopenharmony_ci reg = <0x0 0x10090000 0x0 0x2000>, 26062306a36Sopenharmony_ci <0x0 0x100a0000 0x0 0x1000>; 26162306a36Sopenharmony_ci local-mac-address = [00 00 00 00 00 00]; 26262306a36Sopenharmony_ci clock-names = "pclk", "hclk"; 26362306a36Sopenharmony_ci clocks = <&prci FU540_PRCI_CLK_GEMGXLPLL>, 26462306a36Sopenharmony_ci <&prci FU540_PRCI_CLK_GEMGXLPLL>; 26562306a36Sopenharmony_ci #address-cells = <1>; 26662306a36Sopenharmony_ci #size-cells = <0>; 26762306a36Sopenharmony_ci status = "disabled"; 26862306a36Sopenharmony_ci }; 26962306a36Sopenharmony_ci pwm0: pwm@10020000 { 27062306a36Sopenharmony_ci compatible = "sifive,fu540-c000-pwm", "sifive,pwm0"; 27162306a36Sopenharmony_ci reg = <0x0 0x10020000 0x0 0x1000>; 27262306a36Sopenharmony_ci interrupt-parent = <&plic0>; 27362306a36Sopenharmony_ci interrupts = <42>, <43>, <44>, <45>; 27462306a36Sopenharmony_ci clocks = <&prci FU540_PRCI_CLK_TLCLK>; 27562306a36Sopenharmony_ci #pwm-cells = <3>; 27662306a36Sopenharmony_ci status = "disabled"; 27762306a36Sopenharmony_ci }; 27862306a36Sopenharmony_ci pwm1: pwm@10021000 { 27962306a36Sopenharmony_ci compatible = "sifive,fu540-c000-pwm", "sifive,pwm0"; 28062306a36Sopenharmony_ci reg = <0x0 0x10021000 0x0 0x1000>; 28162306a36Sopenharmony_ci interrupt-parent = <&plic0>; 28262306a36Sopenharmony_ci interrupts = <46>, <47>, <48>, <49>; 28362306a36Sopenharmony_ci clocks = <&prci FU540_PRCI_CLK_TLCLK>; 28462306a36Sopenharmony_ci #pwm-cells = <3>; 28562306a36Sopenharmony_ci status = "disabled"; 28662306a36Sopenharmony_ci }; 28762306a36Sopenharmony_ci l2cache: cache-controller@2010000 { 28862306a36Sopenharmony_ci compatible = "sifive,fu540-c000-ccache", "cache"; 28962306a36Sopenharmony_ci cache-block-size = <64>; 29062306a36Sopenharmony_ci cache-level = <2>; 29162306a36Sopenharmony_ci cache-sets = <1024>; 29262306a36Sopenharmony_ci cache-size = <2097152>; 29362306a36Sopenharmony_ci cache-unified; 29462306a36Sopenharmony_ci interrupt-parent = <&plic0>; 29562306a36Sopenharmony_ci interrupts = <1>, <2>, <3>; 29662306a36Sopenharmony_ci reg = <0x0 0x2010000 0x0 0x1000>; 29762306a36Sopenharmony_ci }; 29862306a36Sopenharmony_ci gpio: gpio@10060000 { 29962306a36Sopenharmony_ci compatible = "sifive,fu540-c000-gpio", "sifive,gpio0"; 30062306a36Sopenharmony_ci interrupt-parent = <&plic0>; 30162306a36Sopenharmony_ci interrupts = <7>, <8>, <9>, <10>, <11>, <12>, <13>, 30262306a36Sopenharmony_ci <14>, <15>, <16>, <17>, <18>, <19>, <20>, 30362306a36Sopenharmony_ci <21>, <22>; 30462306a36Sopenharmony_ci reg = <0x0 0x10060000 0x0 0x1000>; 30562306a36Sopenharmony_ci gpio-controller; 30662306a36Sopenharmony_ci #gpio-cells = <2>; 30762306a36Sopenharmony_ci interrupt-controller; 30862306a36Sopenharmony_ci #interrupt-cells = <2>; 30962306a36Sopenharmony_ci clocks = <&prci FU540_PRCI_CLK_TLCLK>; 31062306a36Sopenharmony_ci status = "disabled"; 31162306a36Sopenharmony_ci }; 31262306a36Sopenharmony_ci }; 31362306a36Sopenharmony_ci}; 314