162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0 OR MIT)
262306a36Sopenharmony_ci/* Copyright (c) 2020-2021 Microchip Technology Inc */
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci/dts-v1/;
562306a36Sopenharmony_ci#include "dt-bindings/clock/microchip,mpfs-clock.h"
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci/ {
862306a36Sopenharmony_ci	#address-cells = <2>;
962306a36Sopenharmony_ci	#size-cells = <2>;
1062306a36Sopenharmony_ci	model = "Microchip PolarFire SoC";
1162306a36Sopenharmony_ci	compatible = "microchip,mpfs";
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci	cpus {
1462306a36Sopenharmony_ci		#address-cells = <1>;
1562306a36Sopenharmony_ci		#size-cells = <0>;
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci		cpu0: cpu@0 {
1862306a36Sopenharmony_ci			compatible = "sifive,e51", "sifive,rocket0", "riscv";
1962306a36Sopenharmony_ci			device_type = "cpu";
2062306a36Sopenharmony_ci			i-cache-block-size = <64>;
2162306a36Sopenharmony_ci			i-cache-sets = <128>;
2262306a36Sopenharmony_ci			i-cache-size = <16384>;
2362306a36Sopenharmony_ci			reg = <0>;
2462306a36Sopenharmony_ci			riscv,isa = "rv64imac";
2562306a36Sopenharmony_ci			clocks = <&clkcfg CLK_CPU>;
2662306a36Sopenharmony_ci			status = "disabled";
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci			cpu0_intc: interrupt-controller {
2962306a36Sopenharmony_ci				#interrupt-cells = <1>;
3062306a36Sopenharmony_ci				compatible = "riscv,cpu-intc";
3162306a36Sopenharmony_ci				interrupt-controller;
3262306a36Sopenharmony_ci			};
3362306a36Sopenharmony_ci		};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci		cpu1: cpu@1 {
3662306a36Sopenharmony_ci			compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
3762306a36Sopenharmony_ci			d-cache-block-size = <64>;
3862306a36Sopenharmony_ci			d-cache-sets = <64>;
3962306a36Sopenharmony_ci			d-cache-size = <32768>;
4062306a36Sopenharmony_ci			d-tlb-sets = <1>;
4162306a36Sopenharmony_ci			d-tlb-size = <32>;
4262306a36Sopenharmony_ci			device_type = "cpu";
4362306a36Sopenharmony_ci			i-cache-block-size = <64>;
4462306a36Sopenharmony_ci			i-cache-sets = <64>;
4562306a36Sopenharmony_ci			i-cache-size = <32768>;
4662306a36Sopenharmony_ci			i-tlb-sets = <1>;
4762306a36Sopenharmony_ci			i-tlb-size = <32>;
4862306a36Sopenharmony_ci			mmu-type = "riscv,sv39";
4962306a36Sopenharmony_ci			reg = <1>;
5062306a36Sopenharmony_ci			riscv,isa = "rv64imafdc";
5162306a36Sopenharmony_ci			clocks = <&clkcfg CLK_CPU>;
5262306a36Sopenharmony_ci			tlb-split;
5362306a36Sopenharmony_ci			next-level-cache = <&cctrllr>;
5462306a36Sopenharmony_ci			status = "okay";
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci			cpu1_intc: interrupt-controller {
5762306a36Sopenharmony_ci				#interrupt-cells = <1>;
5862306a36Sopenharmony_ci				compatible = "riscv,cpu-intc";
5962306a36Sopenharmony_ci				interrupt-controller;
6062306a36Sopenharmony_ci			};
6162306a36Sopenharmony_ci		};
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci		cpu2: cpu@2 {
6462306a36Sopenharmony_ci			compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
6562306a36Sopenharmony_ci			d-cache-block-size = <64>;
6662306a36Sopenharmony_ci			d-cache-sets = <64>;
6762306a36Sopenharmony_ci			d-cache-size = <32768>;
6862306a36Sopenharmony_ci			d-tlb-sets = <1>;
6962306a36Sopenharmony_ci			d-tlb-size = <32>;
7062306a36Sopenharmony_ci			device_type = "cpu";
7162306a36Sopenharmony_ci			i-cache-block-size = <64>;
7262306a36Sopenharmony_ci			i-cache-sets = <64>;
7362306a36Sopenharmony_ci			i-cache-size = <32768>;
7462306a36Sopenharmony_ci			i-tlb-sets = <1>;
7562306a36Sopenharmony_ci			i-tlb-size = <32>;
7662306a36Sopenharmony_ci			mmu-type = "riscv,sv39";
7762306a36Sopenharmony_ci			reg = <2>;
7862306a36Sopenharmony_ci			riscv,isa = "rv64imafdc";
7962306a36Sopenharmony_ci			clocks = <&clkcfg CLK_CPU>;
8062306a36Sopenharmony_ci			tlb-split;
8162306a36Sopenharmony_ci			next-level-cache = <&cctrllr>;
8262306a36Sopenharmony_ci			status = "okay";
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci			cpu2_intc: interrupt-controller {
8562306a36Sopenharmony_ci				#interrupt-cells = <1>;
8662306a36Sopenharmony_ci				compatible = "riscv,cpu-intc";
8762306a36Sopenharmony_ci				interrupt-controller;
8862306a36Sopenharmony_ci			};
8962306a36Sopenharmony_ci		};
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci		cpu3: cpu@3 {
9262306a36Sopenharmony_ci			compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
9362306a36Sopenharmony_ci			d-cache-block-size = <64>;
9462306a36Sopenharmony_ci			d-cache-sets = <64>;
9562306a36Sopenharmony_ci			d-cache-size = <32768>;
9662306a36Sopenharmony_ci			d-tlb-sets = <1>;
9762306a36Sopenharmony_ci			d-tlb-size = <32>;
9862306a36Sopenharmony_ci			device_type = "cpu";
9962306a36Sopenharmony_ci			i-cache-block-size = <64>;
10062306a36Sopenharmony_ci			i-cache-sets = <64>;
10162306a36Sopenharmony_ci			i-cache-size = <32768>;
10262306a36Sopenharmony_ci			i-tlb-sets = <1>;
10362306a36Sopenharmony_ci			i-tlb-size = <32>;
10462306a36Sopenharmony_ci			mmu-type = "riscv,sv39";
10562306a36Sopenharmony_ci			reg = <3>;
10662306a36Sopenharmony_ci			riscv,isa = "rv64imafdc";
10762306a36Sopenharmony_ci			clocks = <&clkcfg CLK_CPU>;
10862306a36Sopenharmony_ci			tlb-split;
10962306a36Sopenharmony_ci			next-level-cache = <&cctrllr>;
11062306a36Sopenharmony_ci			status = "okay";
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci			cpu3_intc: interrupt-controller {
11362306a36Sopenharmony_ci				#interrupt-cells = <1>;
11462306a36Sopenharmony_ci				compatible = "riscv,cpu-intc";
11562306a36Sopenharmony_ci				interrupt-controller;
11662306a36Sopenharmony_ci			};
11762306a36Sopenharmony_ci		};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci		cpu4: cpu@4 {
12062306a36Sopenharmony_ci			compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
12162306a36Sopenharmony_ci			d-cache-block-size = <64>;
12262306a36Sopenharmony_ci			d-cache-sets = <64>;
12362306a36Sopenharmony_ci			d-cache-size = <32768>;
12462306a36Sopenharmony_ci			d-tlb-sets = <1>;
12562306a36Sopenharmony_ci			d-tlb-size = <32>;
12662306a36Sopenharmony_ci			device_type = "cpu";
12762306a36Sopenharmony_ci			i-cache-block-size = <64>;
12862306a36Sopenharmony_ci			i-cache-sets = <64>;
12962306a36Sopenharmony_ci			i-cache-size = <32768>;
13062306a36Sopenharmony_ci			i-tlb-sets = <1>;
13162306a36Sopenharmony_ci			i-tlb-size = <32>;
13262306a36Sopenharmony_ci			mmu-type = "riscv,sv39";
13362306a36Sopenharmony_ci			reg = <4>;
13462306a36Sopenharmony_ci			riscv,isa = "rv64imafdc";
13562306a36Sopenharmony_ci			clocks = <&clkcfg CLK_CPU>;
13662306a36Sopenharmony_ci			tlb-split;
13762306a36Sopenharmony_ci			next-level-cache = <&cctrllr>;
13862306a36Sopenharmony_ci			status = "okay";
13962306a36Sopenharmony_ci			cpu4_intc: interrupt-controller {
14062306a36Sopenharmony_ci				#interrupt-cells = <1>;
14162306a36Sopenharmony_ci				compatible = "riscv,cpu-intc";
14262306a36Sopenharmony_ci				interrupt-controller;
14362306a36Sopenharmony_ci			};
14462306a36Sopenharmony_ci		};
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci		cpu-map {
14762306a36Sopenharmony_ci			cluster0 {
14862306a36Sopenharmony_ci				core0 {
14962306a36Sopenharmony_ci					cpu = <&cpu0>;
15062306a36Sopenharmony_ci				};
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci				core1 {
15362306a36Sopenharmony_ci					cpu = <&cpu1>;
15462306a36Sopenharmony_ci				};
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci				core2 {
15762306a36Sopenharmony_ci					cpu = <&cpu2>;
15862306a36Sopenharmony_ci				};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci				core3 {
16162306a36Sopenharmony_ci					cpu = <&cpu3>;
16262306a36Sopenharmony_ci				};
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci				core4 {
16562306a36Sopenharmony_ci					cpu = <&cpu4>;
16662306a36Sopenharmony_ci				};
16762306a36Sopenharmony_ci			};
16862306a36Sopenharmony_ci		};
16962306a36Sopenharmony_ci	};
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	refclk: mssrefclk {
17262306a36Sopenharmony_ci		compatible = "fixed-clock";
17362306a36Sopenharmony_ci		#clock-cells = <0>;
17462306a36Sopenharmony_ci	};
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci	syscontroller: syscontroller {
17762306a36Sopenharmony_ci		compatible = "microchip,mpfs-sys-controller";
17862306a36Sopenharmony_ci		mboxes = <&mbox 0>;
17962306a36Sopenharmony_ci	};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	soc {
18262306a36Sopenharmony_ci		#address-cells = <2>;
18362306a36Sopenharmony_ci		#size-cells = <2>;
18462306a36Sopenharmony_ci		compatible = "simple-bus";
18562306a36Sopenharmony_ci		ranges;
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci		cctrllr: cache-controller@2010000 {
18862306a36Sopenharmony_ci			compatible = "microchip,mpfs-ccache", "sifive,fu540-c000-ccache", "cache";
18962306a36Sopenharmony_ci			reg = <0x0 0x2010000 0x0 0x1000>;
19062306a36Sopenharmony_ci			cache-block-size = <64>;
19162306a36Sopenharmony_ci			cache-level = <2>;
19262306a36Sopenharmony_ci			cache-sets = <1024>;
19362306a36Sopenharmony_ci			cache-size = <2097152>;
19462306a36Sopenharmony_ci			cache-unified;
19562306a36Sopenharmony_ci			interrupt-parent = <&plic>;
19662306a36Sopenharmony_ci			interrupts = <1>, <3>, <4>, <2>;
19762306a36Sopenharmony_ci		};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci		clint: clint@2000000 {
20062306a36Sopenharmony_ci			compatible = "sifive,fu540-c000-clint", "sifive,clint0";
20162306a36Sopenharmony_ci			reg = <0x0 0x2000000 0x0 0xC000>;
20262306a36Sopenharmony_ci			interrupts-extended = <&cpu0_intc 3>, <&cpu0_intc 7>,
20362306a36Sopenharmony_ci					      <&cpu1_intc 3>, <&cpu1_intc 7>,
20462306a36Sopenharmony_ci					      <&cpu2_intc 3>, <&cpu2_intc 7>,
20562306a36Sopenharmony_ci					      <&cpu3_intc 3>, <&cpu3_intc 7>,
20662306a36Sopenharmony_ci					      <&cpu4_intc 3>, <&cpu4_intc 7>;
20762306a36Sopenharmony_ci		};
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci		plic: interrupt-controller@c000000 {
21062306a36Sopenharmony_ci			compatible = "sifive,fu540-c000-plic", "sifive,plic-1.0.0";
21162306a36Sopenharmony_ci			reg = <0x0 0xc000000 0x0 0x4000000>;
21262306a36Sopenharmony_ci			#address-cells = <0>;
21362306a36Sopenharmony_ci			#interrupt-cells = <1>;
21462306a36Sopenharmony_ci			interrupt-controller;
21562306a36Sopenharmony_ci			interrupts-extended = <&cpu0_intc 11>,
21662306a36Sopenharmony_ci					      <&cpu1_intc 11>, <&cpu1_intc 9>,
21762306a36Sopenharmony_ci					      <&cpu2_intc 11>, <&cpu2_intc 9>,
21862306a36Sopenharmony_ci					      <&cpu3_intc 11>, <&cpu3_intc 9>,
21962306a36Sopenharmony_ci					      <&cpu4_intc 11>, <&cpu4_intc 9>;
22062306a36Sopenharmony_ci			riscv,ndev = <186>;
22162306a36Sopenharmony_ci		};
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci		pdma: dma-controller@3000000 {
22462306a36Sopenharmony_ci			compatible = "sifive,fu540-c000-pdma", "sifive,pdma0";
22562306a36Sopenharmony_ci			reg = <0x0 0x3000000 0x0 0x8000>;
22662306a36Sopenharmony_ci			interrupt-parent = <&plic>;
22762306a36Sopenharmony_ci			interrupts = <5 6>, <7 8>, <9 10>, <11 12>;
22862306a36Sopenharmony_ci			dma-channels = <4>;
22962306a36Sopenharmony_ci			#dma-cells = <1>;
23062306a36Sopenharmony_ci		};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci		clkcfg: clkcfg@20002000 {
23362306a36Sopenharmony_ci			compatible = "microchip,mpfs-clkcfg";
23462306a36Sopenharmony_ci			reg = <0x0 0x20002000 0x0 0x1000>, <0x0 0x3E001000 0x0 0x1000>;
23562306a36Sopenharmony_ci			clocks = <&refclk>;
23662306a36Sopenharmony_ci			#clock-cells = <1>;
23762306a36Sopenharmony_ci			#reset-cells = <1>;
23862306a36Sopenharmony_ci		};
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci		ccc_se: clock-controller@38010000 {
24162306a36Sopenharmony_ci			compatible = "microchip,mpfs-ccc";
24262306a36Sopenharmony_ci			reg = <0x0 0x38010000 0x0 0x1000>, <0x0 0x38020000 0x0 0x1000>,
24362306a36Sopenharmony_ci			      <0x0 0x39010000 0x0 0x1000>, <0x0 0x39020000 0x0 0x1000>;
24462306a36Sopenharmony_ci			#clock-cells = <1>;
24562306a36Sopenharmony_ci			status = "disabled";
24662306a36Sopenharmony_ci		};
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci		ccc_ne: clock-controller@38040000 {
24962306a36Sopenharmony_ci			compatible = "microchip,mpfs-ccc";
25062306a36Sopenharmony_ci			reg = <0x0 0x38040000 0x0 0x1000>, <0x0 0x38080000 0x0 0x1000>,
25162306a36Sopenharmony_ci			      <0x0 0x39040000 0x0 0x1000>, <0x0 0x39080000 0x0 0x1000>;
25262306a36Sopenharmony_ci			#clock-cells = <1>;
25362306a36Sopenharmony_ci			status = "disabled";
25462306a36Sopenharmony_ci		};
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci		ccc_nw: clock-controller@38100000 {
25762306a36Sopenharmony_ci			compatible = "microchip,mpfs-ccc";
25862306a36Sopenharmony_ci			reg = <0x0 0x38100000 0x0 0x1000>, <0x0 0x38200000 0x0 0x1000>,
25962306a36Sopenharmony_ci			      <0x0 0x39100000 0x0 0x1000>, <0x0 0x39200000 0x0 0x1000>;
26062306a36Sopenharmony_ci			#clock-cells = <1>;
26162306a36Sopenharmony_ci			status = "disabled";
26262306a36Sopenharmony_ci		};
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci		ccc_sw: clock-controller@38400000 {
26562306a36Sopenharmony_ci			compatible = "microchip,mpfs-ccc";
26662306a36Sopenharmony_ci			reg = <0x0 0x38400000 0x0 0x1000>, <0x0 0x38800000 0x0 0x1000>,
26762306a36Sopenharmony_ci			      <0x0 0x39400000 0x0 0x1000>, <0x0 0x39800000 0x0 0x1000>;
26862306a36Sopenharmony_ci			#clock-cells = <1>;
26962306a36Sopenharmony_ci			status = "disabled";
27062306a36Sopenharmony_ci		};
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci		mmuart0: serial@20000000 {
27362306a36Sopenharmony_ci			compatible = "ns16550a";
27462306a36Sopenharmony_ci			reg = <0x0 0x20000000 0x0 0x400>;
27562306a36Sopenharmony_ci			reg-io-width = <4>;
27662306a36Sopenharmony_ci			reg-shift = <2>;
27762306a36Sopenharmony_ci			interrupt-parent = <&plic>;
27862306a36Sopenharmony_ci			interrupts = <90>;
27962306a36Sopenharmony_ci			current-speed = <115200>;
28062306a36Sopenharmony_ci			clocks = <&clkcfg CLK_MMUART0>;
28162306a36Sopenharmony_ci			status = "disabled"; /* Reserved for the HSS */
28262306a36Sopenharmony_ci		};
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_ci		mmuart1: serial@20100000 {
28562306a36Sopenharmony_ci			compatible = "ns16550a";
28662306a36Sopenharmony_ci			reg = <0x0 0x20100000 0x0 0x400>;
28762306a36Sopenharmony_ci			reg-io-width = <4>;
28862306a36Sopenharmony_ci			reg-shift = <2>;
28962306a36Sopenharmony_ci			interrupt-parent = <&plic>;
29062306a36Sopenharmony_ci			interrupts = <91>;
29162306a36Sopenharmony_ci			current-speed = <115200>;
29262306a36Sopenharmony_ci			clocks = <&clkcfg CLK_MMUART1>;
29362306a36Sopenharmony_ci			status = "disabled";
29462306a36Sopenharmony_ci		};
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci		mmuart2: serial@20102000 {
29762306a36Sopenharmony_ci			compatible = "ns16550a";
29862306a36Sopenharmony_ci			reg = <0x0 0x20102000 0x0 0x400>;
29962306a36Sopenharmony_ci			reg-io-width = <4>;
30062306a36Sopenharmony_ci			reg-shift = <2>;
30162306a36Sopenharmony_ci			interrupt-parent = <&plic>;
30262306a36Sopenharmony_ci			interrupts = <92>;
30362306a36Sopenharmony_ci			current-speed = <115200>;
30462306a36Sopenharmony_ci			clocks = <&clkcfg CLK_MMUART2>;
30562306a36Sopenharmony_ci			status = "disabled";
30662306a36Sopenharmony_ci		};
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci		mmuart3: serial@20104000 {
30962306a36Sopenharmony_ci			compatible = "ns16550a";
31062306a36Sopenharmony_ci			reg = <0x0 0x20104000 0x0 0x400>;
31162306a36Sopenharmony_ci			reg-io-width = <4>;
31262306a36Sopenharmony_ci			reg-shift = <2>;
31362306a36Sopenharmony_ci			interrupt-parent = <&plic>;
31462306a36Sopenharmony_ci			interrupts = <93>;
31562306a36Sopenharmony_ci			current-speed = <115200>;
31662306a36Sopenharmony_ci			clocks = <&clkcfg CLK_MMUART3>;
31762306a36Sopenharmony_ci			status = "disabled";
31862306a36Sopenharmony_ci		};
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_ci		mmuart4: serial@20106000 {
32162306a36Sopenharmony_ci			compatible = "ns16550a";
32262306a36Sopenharmony_ci			reg = <0x0 0x20106000 0x0 0x400>;
32362306a36Sopenharmony_ci			reg-io-width = <4>;
32462306a36Sopenharmony_ci			reg-shift = <2>;
32562306a36Sopenharmony_ci			interrupt-parent = <&plic>;
32662306a36Sopenharmony_ci			interrupts = <94>;
32762306a36Sopenharmony_ci			clocks = <&clkcfg CLK_MMUART4>;
32862306a36Sopenharmony_ci			current-speed = <115200>;
32962306a36Sopenharmony_ci			status = "disabled";
33062306a36Sopenharmony_ci		};
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci		/* Common node entry for emmc/sd */
33362306a36Sopenharmony_ci		mmc: mmc@20008000 {
33462306a36Sopenharmony_ci			compatible = "microchip,mpfs-sd4hc", "cdns,sd4hc";
33562306a36Sopenharmony_ci			reg = <0x0 0x20008000 0x0 0x1000>;
33662306a36Sopenharmony_ci			interrupt-parent = <&plic>;
33762306a36Sopenharmony_ci			interrupts = <88>;
33862306a36Sopenharmony_ci			clocks = <&clkcfg CLK_MMC>;
33962306a36Sopenharmony_ci			max-frequency = <200000000>;
34062306a36Sopenharmony_ci			status = "disabled";
34162306a36Sopenharmony_ci		};
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci		spi0: spi@20108000 {
34462306a36Sopenharmony_ci			compatible = "microchip,mpfs-spi";
34562306a36Sopenharmony_ci			#address-cells = <1>;
34662306a36Sopenharmony_ci			#size-cells = <0>;
34762306a36Sopenharmony_ci			reg = <0x0 0x20108000 0x0 0x1000>;
34862306a36Sopenharmony_ci			interrupt-parent = <&plic>;
34962306a36Sopenharmony_ci			interrupts = <54>;
35062306a36Sopenharmony_ci			clocks = <&clkcfg CLK_SPI0>;
35162306a36Sopenharmony_ci			status = "disabled";
35262306a36Sopenharmony_ci		};
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci		spi1: spi@20109000 {
35562306a36Sopenharmony_ci			compatible = "microchip,mpfs-spi";
35662306a36Sopenharmony_ci			#address-cells = <1>;
35762306a36Sopenharmony_ci			#size-cells = <0>;
35862306a36Sopenharmony_ci			reg = <0x0 0x20109000 0x0 0x1000>;
35962306a36Sopenharmony_ci			interrupt-parent = <&plic>;
36062306a36Sopenharmony_ci			interrupts = <55>;
36162306a36Sopenharmony_ci			clocks = <&clkcfg CLK_SPI1>;
36262306a36Sopenharmony_ci			status = "disabled";
36362306a36Sopenharmony_ci		};
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci		qspi: spi@21000000 {
36662306a36Sopenharmony_ci			compatible = "microchip,mpfs-qspi", "microchip,coreqspi-rtl-v2";
36762306a36Sopenharmony_ci			#address-cells = <1>;
36862306a36Sopenharmony_ci			#size-cells = <0>;
36962306a36Sopenharmony_ci			reg = <0x0 0x21000000 0x0 0x1000>;
37062306a36Sopenharmony_ci			interrupt-parent = <&plic>;
37162306a36Sopenharmony_ci			interrupts = <85>;
37262306a36Sopenharmony_ci			clocks = <&clkcfg CLK_QSPI>;
37362306a36Sopenharmony_ci			status = "disabled";
37462306a36Sopenharmony_ci		};
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci		i2c0: i2c@2010a000 {
37762306a36Sopenharmony_ci			compatible = "microchip,mpfs-i2c", "microchip,corei2c-rtl-v7";
37862306a36Sopenharmony_ci			reg = <0x0 0x2010a000 0x0 0x1000>;
37962306a36Sopenharmony_ci			#address-cells = <1>;
38062306a36Sopenharmony_ci			#size-cells = <0>;
38162306a36Sopenharmony_ci			interrupt-parent = <&plic>;
38262306a36Sopenharmony_ci			interrupts = <58>;
38362306a36Sopenharmony_ci			clocks = <&clkcfg CLK_I2C0>;
38462306a36Sopenharmony_ci			clock-frequency = <100000>;
38562306a36Sopenharmony_ci			status = "disabled";
38662306a36Sopenharmony_ci		};
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_ci		i2c1: i2c@2010b000 {
38962306a36Sopenharmony_ci			compatible = "microchip,mpfs-i2c", "microchip,corei2c-rtl-v7";
39062306a36Sopenharmony_ci			reg = <0x0 0x2010b000 0x0 0x1000>;
39162306a36Sopenharmony_ci			#address-cells = <1>;
39262306a36Sopenharmony_ci			#size-cells = <0>;
39362306a36Sopenharmony_ci			interrupt-parent = <&plic>;
39462306a36Sopenharmony_ci			interrupts = <61>;
39562306a36Sopenharmony_ci			clocks = <&clkcfg CLK_I2C1>;
39662306a36Sopenharmony_ci			clock-frequency = <100000>;
39762306a36Sopenharmony_ci			status = "disabled";
39862306a36Sopenharmony_ci		};
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci		can0: can@2010c000 {
40162306a36Sopenharmony_ci			compatible = "microchip,mpfs-can";
40262306a36Sopenharmony_ci			reg = <0x0 0x2010c000 0x0 0x1000>;
40362306a36Sopenharmony_ci			clocks = <&clkcfg CLK_CAN0>;
40462306a36Sopenharmony_ci			interrupt-parent = <&plic>;
40562306a36Sopenharmony_ci			interrupts = <56>;
40662306a36Sopenharmony_ci			status = "disabled";
40762306a36Sopenharmony_ci		};
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci		can1: can@2010d000 {
41062306a36Sopenharmony_ci			compatible = "microchip,mpfs-can";
41162306a36Sopenharmony_ci			reg = <0x0 0x2010d000 0x0 0x1000>;
41262306a36Sopenharmony_ci			clocks = <&clkcfg CLK_CAN1>;
41362306a36Sopenharmony_ci			interrupt-parent = <&plic>;
41462306a36Sopenharmony_ci			interrupts = <57>;
41562306a36Sopenharmony_ci			status = "disabled";
41662306a36Sopenharmony_ci		};
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci		mac0: ethernet@20110000 {
41962306a36Sopenharmony_ci			compatible = "microchip,mpfs-macb", "cdns,macb";
42062306a36Sopenharmony_ci			reg = <0x0 0x20110000 0x0 0x2000>;
42162306a36Sopenharmony_ci			#address-cells = <1>;
42262306a36Sopenharmony_ci			#size-cells = <0>;
42362306a36Sopenharmony_ci			interrupt-parent = <&plic>;
42462306a36Sopenharmony_ci			interrupts = <64>, <65>, <66>, <67>, <68>, <69>;
42562306a36Sopenharmony_ci			local-mac-address = [00 00 00 00 00 00];
42662306a36Sopenharmony_ci			clocks = <&clkcfg CLK_MAC0>, <&clkcfg CLK_AHB>;
42762306a36Sopenharmony_ci			clock-names = "pclk", "hclk";
42862306a36Sopenharmony_ci			resets = <&clkcfg CLK_MAC0>;
42962306a36Sopenharmony_ci			status = "disabled";
43062306a36Sopenharmony_ci		};
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci		mac1: ethernet@20112000 {
43362306a36Sopenharmony_ci			compatible = "microchip,mpfs-macb", "cdns,macb";
43462306a36Sopenharmony_ci			reg = <0x0 0x20112000 0x0 0x2000>;
43562306a36Sopenharmony_ci			#address-cells = <1>;
43662306a36Sopenharmony_ci			#size-cells = <0>;
43762306a36Sopenharmony_ci			interrupt-parent = <&plic>;
43862306a36Sopenharmony_ci			interrupts = <70>, <71>, <72>, <73>, <74>, <75>;
43962306a36Sopenharmony_ci			local-mac-address = [00 00 00 00 00 00];
44062306a36Sopenharmony_ci			clocks = <&clkcfg CLK_MAC1>, <&clkcfg CLK_AHB>;
44162306a36Sopenharmony_ci			clock-names = "pclk", "hclk";
44262306a36Sopenharmony_ci			resets = <&clkcfg CLK_MAC1>;
44362306a36Sopenharmony_ci			status = "disabled";
44462306a36Sopenharmony_ci		};
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_ci		gpio0: gpio@20120000 {
44762306a36Sopenharmony_ci			compatible = "microchip,mpfs-gpio";
44862306a36Sopenharmony_ci			reg = <0x0 0x20120000 0x0 0x1000>;
44962306a36Sopenharmony_ci			interrupt-parent = <&plic>;
45062306a36Sopenharmony_ci			interrupt-controller;
45162306a36Sopenharmony_ci			#interrupt-cells = <1>;
45262306a36Sopenharmony_ci			clocks = <&clkcfg CLK_GPIO0>;
45362306a36Sopenharmony_ci			gpio-controller;
45462306a36Sopenharmony_ci			#gpio-cells = <2>;
45562306a36Sopenharmony_ci			status = "disabled";
45662306a36Sopenharmony_ci		};
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_ci		gpio1: gpio@20121000 {
45962306a36Sopenharmony_ci			compatible = "microchip,mpfs-gpio";
46062306a36Sopenharmony_ci			reg = <0x0 0x20121000 0x0 0x1000>;
46162306a36Sopenharmony_ci			interrupt-parent = <&plic>;
46262306a36Sopenharmony_ci			interrupt-controller;
46362306a36Sopenharmony_ci			#interrupt-cells = <1>;
46462306a36Sopenharmony_ci			clocks = <&clkcfg CLK_GPIO1>;
46562306a36Sopenharmony_ci			gpio-controller;
46662306a36Sopenharmony_ci			#gpio-cells = <2>;
46762306a36Sopenharmony_ci			status = "disabled";
46862306a36Sopenharmony_ci		};
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_ci		gpio2: gpio@20122000 {
47162306a36Sopenharmony_ci			compatible = "microchip,mpfs-gpio";
47262306a36Sopenharmony_ci			reg = <0x0 0x20122000 0x0 0x1000>;
47362306a36Sopenharmony_ci			interrupt-parent = <&plic>;
47462306a36Sopenharmony_ci			interrupt-controller;
47562306a36Sopenharmony_ci			#interrupt-cells = <1>;
47662306a36Sopenharmony_ci			clocks = <&clkcfg CLK_GPIO2>;
47762306a36Sopenharmony_ci			gpio-controller;
47862306a36Sopenharmony_ci			#gpio-cells = <2>;
47962306a36Sopenharmony_ci			status = "disabled";
48062306a36Sopenharmony_ci		};
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci		rtc: rtc@20124000 {
48362306a36Sopenharmony_ci			compatible = "microchip,mpfs-rtc";
48462306a36Sopenharmony_ci			reg = <0x0 0x20124000 0x0 0x1000>;
48562306a36Sopenharmony_ci			interrupt-parent = <&plic>;
48662306a36Sopenharmony_ci			interrupts = <80>, <81>;
48762306a36Sopenharmony_ci			clocks = <&clkcfg CLK_RTC>, <&clkcfg CLK_RTCREF>;
48862306a36Sopenharmony_ci			clock-names = "rtc", "rtcref";
48962306a36Sopenharmony_ci			status = "disabled";
49062306a36Sopenharmony_ci		};
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_ci		usb: usb@20201000 {
49362306a36Sopenharmony_ci			compatible = "microchip,mpfs-musb";
49462306a36Sopenharmony_ci			reg = <0x0 0x20201000 0x0 0x1000>;
49562306a36Sopenharmony_ci			interrupt-parent = <&plic>;
49662306a36Sopenharmony_ci			interrupts = <86>, <87>;
49762306a36Sopenharmony_ci			clocks = <&clkcfg CLK_USB>;
49862306a36Sopenharmony_ci			interrupt-names = "dma","mc";
49962306a36Sopenharmony_ci			status = "disabled";
50062306a36Sopenharmony_ci		};
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_ci		mbox: mailbox@37020000 {
50362306a36Sopenharmony_ci			compatible = "microchip,mpfs-mailbox";
50462306a36Sopenharmony_ci			reg = <0x0 0x37020000 0x0 0x58>, <0x0 0x2000318C 0x0 0x40>,
50562306a36Sopenharmony_ci			      <0x0 0x37020800 0x0 0x100>;
50662306a36Sopenharmony_ci			interrupt-parent = <&plic>;
50762306a36Sopenharmony_ci			interrupts = <96>;
50862306a36Sopenharmony_ci			#mbox-cells = <1>;
50962306a36Sopenharmony_ci			status = "disabled";
51062306a36Sopenharmony_ci		};
51162306a36Sopenharmony_ci	};
51262306a36Sopenharmony_ci};
513