162306a36Sopenharmony_ci/dts-v1/; 262306a36Sopenharmony_ci/ { 362306a36Sopenharmony_ci compatible = "opencores,or1ksim"; 462306a36Sopenharmony_ci #address-cells = <1>; 562306a36Sopenharmony_ci #size-cells = <1>; 662306a36Sopenharmony_ci interrupt-parent = <&pic>; 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci aliases { 962306a36Sopenharmony_ci uart0 = &serial0; 1062306a36Sopenharmony_ci }; 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci chosen { 1362306a36Sopenharmony_ci bootargs = "earlycon"; 1462306a36Sopenharmony_ci stdout-path = "uart0:115200"; 1562306a36Sopenharmony_ci }; 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci memory@0 { 1862306a36Sopenharmony_ci device_type = "memory"; 1962306a36Sopenharmony_ci reg = <0x00000000 0x02000000>; 2062306a36Sopenharmony_ci }; 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci cpus { 2362306a36Sopenharmony_ci #address-cells = <1>; 2462306a36Sopenharmony_ci #size-cells = <0>; 2562306a36Sopenharmony_ci cpu@0 { 2662306a36Sopenharmony_ci compatible = "opencores,or1200-rtlsvn481"; 2762306a36Sopenharmony_ci reg = <0>; 2862306a36Sopenharmony_ci clock-frequency = <20000000>; 2962306a36Sopenharmony_ci }; 3062306a36Sopenharmony_ci cpu@1 { 3162306a36Sopenharmony_ci compatible = "opencores,or1200-rtlsvn481"; 3262306a36Sopenharmony_ci reg = <1>; 3362306a36Sopenharmony_ci clock-frequency = <20000000>; 3462306a36Sopenharmony_ci }; 3562306a36Sopenharmony_ci }; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci ompic: ompic@98000000 { 3862306a36Sopenharmony_ci compatible = "openrisc,ompic"; 3962306a36Sopenharmony_ci reg = <0x98000000 16>; 4062306a36Sopenharmony_ci interrupt-controller; 4162306a36Sopenharmony_ci #interrupt-cells = <0>; 4262306a36Sopenharmony_ci interrupts = <1>; 4362306a36Sopenharmony_ci }; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci /* 4662306a36Sopenharmony_ci * OR1K PIC is built into CPU and accessed via special purpose 4762306a36Sopenharmony_ci * registers. It is not addressable and, hence, has no 'reg' 4862306a36Sopenharmony_ci * property. 4962306a36Sopenharmony_ci */ 5062306a36Sopenharmony_ci pic: pic { 5162306a36Sopenharmony_ci compatible = "opencores,or1k-pic-level"; 5262306a36Sopenharmony_ci #interrupt-cells = <1>; 5362306a36Sopenharmony_ci interrupt-controller; 5462306a36Sopenharmony_ci }; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci serial0: serial@90000000 { 5762306a36Sopenharmony_ci compatible = "opencores,uart16550-rtlsvn105", "ns16550a"; 5862306a36Sopenharmony_ci reg = <0x90000000 0x100>; 5962306a36Sopenharmony_ci interrupts = <2>; 6062306a36Sopenharmony_ci clock-frequency = <20000000>; 6162306a36Sopenharmony_ci }; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci enet0: ethoc@92000000 { 6462306a36Sopenharmony_ci compatible = "opencores,ethoc"; 6562306a36Sopenharmony_ci reg = <0x92000000 0x800>; 6662306a36Sopenharmony_ci interrupts = <4>; 6762306a36Sopenharmony_ci big-endian; 6862306a36Sopenharmony_ci }; 6962306a36Sopenharmony_ci}; 70