162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2015 Microchip Technology Inc.  All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci#include <dt-bindings/clock/microchip,pic32-clock.h>
662306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/irq.h>
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci/ {
962306a36Sopenharmony_ci	#address-cells = <1>;
1062306a36Sopenharmony_ci	#size-cells = <1>;
1162306a36Sopenharmony_ci	interrupt-parent = <&evic>;
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci	aliases {
1462306a36Sopenharmony_ci		gpio0 = &gpio0;
1562306a36Sopenharmony_ci		gpio1 = &gpio1;
1662306a36Sopenharmony_ci		gpio2 = &gpio2;
1762306a36Sopenharmony_ci		gpio3 = &gpio3;
1862306a36Sopenharmony_ci		gpio4 = &gpio4;
1962306a36Sopenharmony_ci		gpio5 = &gpio5;
2062306a36Sopenharmony_ci		gpio6 = &gpio6;
2162306a36Sopenharmony_ci		gpio7 = &gpio7;
2262306a36Sopenharmony_ci		gpio8 = &gpio8;
2362306a36Sopenharmony_ci		gpio9 = &gpio9;
2462306a36Sopenharmony_ci		serial0 = &uart1;
2562306a36Sopenharmony_ci		serial1 = &uart2;
2662306a36Sopenharmony_ci		serial2 = &uart3;
2762306a36Sopenharmony_ci		serial3 = &uart4;
2862306a36Sopenharmony_ci		serial4 = &uart5;
2962306a36Sopenharmony_ci		serial5 = &uart6;
3062306a36Sopenharmony_ci	};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci	cpus {
3362306a36Sopenharmony_ci		#address-cells = <1>;
3462306a36Sopenharmony_ci		#size-cells = <0>;
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci		cpu@0 {
3762306a36Sopenharmony_ci			compatible = "mti,mips14KEc";
3862306a36Sopenharmony_ci			device_type = "cpu";
3962306a36Sopenharmony_ci		};
4062306a36Sopenharmony_ci	};
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci	soc {
4362306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-infra";
4462306a36Sopenharmony_ci		interrupts = <0 IRQ_TYPE_EDGE_RISING>;
4562306a36Sopenharmony_ci	};
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci	/* external clock input on TxCLKI pin */
4862306a36Sopenharmony_ci	txcki: txcki_clk {
4962306a36Sopenharmony_ci		#clock-cells = <0>;
5062306a36Sopenharmony_ci		compatible = "fixed-clock";
5162306a36Sopenharmony_ci		clock-frequency = <4000000>;
5262306a36Sopenharmony_ci		status = "disabled";
5362306a36Sopenharmony_ci	};
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci	/* external input on REFCLKIx pin */
5662306a36Sopenharmony_ci	refix: refix_clk {
5762306a36Sopenharmony_ci		#clock-cells = <0>;
5862306a36Sopenharmony_ci		compatible = "fixed-clock";
5962306a36Sopenharmony_ci		clock-frequency = <24000000>;
6062306a36Sopenharmony_ci		status = "disabled";
6162306a36Sopenharmony_ci	};
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci	rootclk: clock-controller@1f801200 {
6462306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-clk";
6562306a36Sopenharmony_ci		reg = <0x1f801200 0x200>;
6662306a36Sopenharmony_ci		#clock-cells = <1>;
6762306a36Sopenharmony_ci		microchip,pic32mzda-sosc;
6862306a36Sopenharmony_ci	};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci	evic: interrupt-controller@1f810000 {
7162306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-evic";
7262306a36Sopenharmony_ci		interrupt-controller;
7362306a36Sopenharmony_ci		#interrupt-cells = <2>;
7462306a36Sopenharmony_ci		reg = <0x1f810000 0x1000>;
7562306a36Sopenharmony_ci		microchip,external-irqs = <3 8 13 18 23>;
7662306a36Sopenharmony_ci	};
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci	pic32_pinctrl: pinctrl@1f801400 {
7962306a36Sopenharmony_ci		#address-cells = <1>;
8062306a36Sopenharmony_ci		#size-cells = <1>;
8162306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-pinctrl";
8262306a36Sopenharmony_ci		reg = <0x1f801400 0x400>;
8362306a36Sopenharmony_ci		clocks = <&rootclk PB1CLK>;
8462306a36Sopenharmony_ci	};
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	/* PORTA */
8762306a36Sopenharmony_ci	gpio0: gpio0@1f860000 {
8862306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-gpio";
8962306a36Sopenharmony_ci		reg = <0x1f860000 0x100>;
9062306a36Sopenharmony_ci		interrupts = <118 IRQ_TYPE_LEVEL_HIGH>;
9162306a36Sopenharmony_ci		#gpio-cells = <2>;
9262306a36Sopenharmony_ci		gpio-controller;
9362306a36Sopenharmony_ci		interrupt-controller;
9462306a36Sopenharmony_ci		#interrupt-cells = <2>;
9562306a36Sopenharmony_ci		clocks = <&rootclk PB4CLK>;
9662306a36Sopenharmony_ci		microchip,gpio-bank = <0>;
9762306a36Sopenharmony_ci		gpio-ranges = <&pic32_pinctrl 0 0 16>;
9862306a36Sopenharmony_ci	};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	/* PORTB */
10162306a36Sopenharmony_ci	gpio1: gpio1@1f860100 {
10262306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-gpio";
10362306a36Sopenharmony_ci		reg = <0x1f860100 0x100>;
10462306a36Sopenharmony_ci		interrupts = <119 IRQ_TYPE_LEVEL_HIGH>;
10562306a36Sopenharmony_ci		#gpio-cells = <2>;
10662306a36Sopenharmony_ci		gpio-controller;
10762306a36Sopenharmony_ci		interrupt-controller;
10862306a36Sopenharmony_ci		#interrupt-cells = <2>;
10962306a36Sopenharmony_ci		clocks = <&rootclk PB4CLK>;
11062306a36Sopenharmony_ci		microchip,gpio-bank = <1>;
11162306a36Sopenharmony_ci		gpio-ranges = <&pic32_pinctrl 0 16 16>;
11262306a36Sopenharmony_ci	};
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	/* PORTC */
11562306a36Sopenharmony_ci	gpio2: gpio2@1f860200 {
11662306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-gpio";
11762306a36Sopenharmony_ci		reg = <0x1f860200 0x100>;
11862306a36Sopenharmony_ci		interrupts = <120 IRQ_TYPE_LEVEL_HIGH>;
11962306a36Sopenharmony_ci		#gpio-cells = <2>;
12062306a36Sopenharmony_ci		gpio-controller;
12162306a36Sopenharmony_ci		interrupt-controller;
12262306a36Sopenharmony_ci		#interrupt-cells = <2>;
12362306a36Sopenharmony_ci		clocks = <&rootclk PB4CLK>;
12462306a36Sopenharmony_ci		microchip,gpio-bank = <2>;
12562306a36Sopenharmony_ci		gpio-ranges = <&pic32_pinctrl 0 32 16>;
12662306a36Sopenharmony_ci	};
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	/* PORTD */
12962306a36Sopenharmony_ci	gpio3: gpio3@1f860300 {
13062306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-gpio";
13162306a36Sopenharmony_ci		reg = <0x1f860300 0x100>;
13262306a36Sopenharmony_ci		interrupts = <121 IRQ_TYPE_LEVEL_HIGH>;
13362306a36Sopenharmony_ci		#gpio-cells = <2>;
13462306a36Sopenharmony_ci		gpio-controller;
13562306a36Sopenharmony_ci		interrupt-controller;
13662306a36Sopenharmony_ci		#interrupt-cells = <2>;
13762306a36Sopenharmony_ci		clocks = <&rootclk PB4CLK>;
13862306a36Sopenharmony_ci		microchip,gpio-bank = <3>;
13962306a36Sopenharmony_ci		gpio-ranges = <&pic32_pinctrl 0 48 16>;
14062306a36Sopenharmony_ci	};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	/* PORTE */
14362306a36Sopenharmony_ci	gpio4: gpio4@1f860400 {
14462306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-gpio";
14562306a36Sopenharmony_ci		reg = <0x1f860400 0x100>;
14662306a36Sopenharmony_ci		interrupts = <122 IRQ_TYPE_LEVEL_HIGH>;
14762306a36Sopenharmony_ci		#gpio-cells = <2>;
14862306a36Sopenharmony_ci		gpio-controller;
14962306a36Sopenharmony_ci		interrupt-controller;
15062306a36Sopenharmony_ci		#interrupt-cells = <2>;
15162306a36Sopenharmony_ci		clocks = <&rootclk PB4CLK>;
15262306a36Sopenharmony_ci		microchip,gpio-bank = <4>;
15362306a36Sopenharmony_ci		gpio-ranges = <&pic32_pinctrl 0 64 16>;
15462306a36Sopenharmony_ci	};
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	/* PORTF */
15762306a36Sopenharmony_ci	gpio5: gpio5@1f860500 {
15862306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-gpio";
15962306a36Sopenharmony_ci		reg = <0x1f860500 0x100>;
16062306a36Sopenharmony_ci		interrupts = <123 IRQ_TYPE_LEVEL_HIGH>;
16162306a36Sopenharmony_ci		#gpio-cells = <2>;
16262306a36Sopenharmony_ci		gpio-controller;
16362306a36Sopenharmony_ci		interrupt-controller;
16462306a36Sopenharmony_ci		#interrupt-cells = <2>;
16562306a36Sopenharmony_ci		clocks = <&rootclk PB4CLK>;
16662306a36Sopenharmony_ci		microchip,gpio-bank = <5>;
16762306a36Sopenharmony_ci		gpio-ranges = <&pic32_pinctrl 0 80 16>;
16862306a36Sopenharmony_ci	};
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci	/* PORTG */
17162306a36Sopenharmony_ci	gpio6: gpio6@1f860600 {
17262306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-gpio";
17362306a36Sopenharmony_ci		reg = <0x1f860600 0x100>;
17462306a36Sopenharmony_ci		interrupts = <124 IRQ_TYPE_LEVEL_HIGH>;
17562306a36Sopenharmony_ci		#gpio-cells = <2>;
17662306a36Sopenharmony_ci		gpio-controller;
17762306a36Sopenharmony_ci		interrupt-controller;
17862306a36Sopenharmony_ci		#interrupt-cells = <2>;
17962306a36Sopenharmony_ci		clocks = <&rootclk PB4CLK>;
18062306a36Sopenharmony_ci		microchip,gpio-bank = <6>;
18162306a36Sopenharmony_ci		gpio-ranges = <&pic32_pinctrl 0 96 16>;
18262306a36Sopenharmony_ci	};
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	/* PORTH */
18562306a36Sopenharmony_ci	gpio7: gpio7@1f860700 {
18662306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-gpio";
18762306a36Sopenharmony_ci		reg = <0x1f860700 0x100>;
18862306a36Sopenharmony_ci		interrupts = <125 IRQ_TYPE_LEVEL_HIGH>;
18962306a36Sopenharmony_ci		#gpio-cells = <2>;
19062306a36Sopenharmony_ci		gpio-controller;
19162306a36Sopenharmony_ci		interrupt-controller;
19262306a36Sopenharmony_ci		#interrupt-cells = <2>;
19362306a36Sopenharmony_ci		clocks = <&rootclk PB4CLK>;
19462306a36Sopenharmony_ci		microchip,gpio-bank = <7>;
19562306a36Sopenharmony_ci		gpio-ranges = <&pic32_pinctrl 0 112 16>;
19662306a36Sopenharmony_ci	};
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	/* PORTI does not exist */
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	/* PORTJ */
20162306a36Sopenharmony_ci	gpio8: gpio8@1f860800 {
20262306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-gpio";
20362306a36Sopenharmony_ci		reg = <0x1f860800 0x100>;
20462306a36Sopenharmony_ci		interrupts = <126 IRQ_TYPE_LEVEL_HIGH>;
20562306a36Sopenharmony_ci		#gpio-cells = <2>;
20662306a36Sopenharmony_ci		gpio-controller;
20762306a36Sopenharmony_ci		interrupt-controller;
20862306a36Sopenharmony_ci		#interrupt-cells = <2>;
20962306a36Sopenharmony_ci		clocks = <&rootclk PB4CLK>;
21062306a36Sopenharmony_ci		microchip,gpio-bank = <8>;
21162306a36Sopenharmony_ci		gpio-ranges = <&pic32_pinctrl 0 128 16>;
21262306a36Sopenharmony_ci	};
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	/* PORTK */
21562306a36Sopenharmony_ci	gpio9: gpio9@1f860900 {
21662306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-gpio";
21762306a36Sopenharmony_ci		reg = <0x1f860900 0x100>;
21862306a36Sopenharmony_ci		interrupts = <127 IRQ_TYPE_LEVEL_HIGH>;
21962306a36Sopenharmony_ci		#gpio-cells = <2>;
22062306a36Sopenharmony_ci		gpio-controller;
22162306a36Sopenharmony_ci		interrupt-controller;
22262306a36Sopenharmony_ci		#interrupt-cells = <2>;
22362306a36Sopenharmony_ci		clocks = <&rootclk PB4CLK>;
22462306a36Sopenharmony_ci		microchip,gpio-bank = <9>;
22562306a36Sopenharmony_ci		gpio-ranges = <&pic32_pinctrl 0 144 16>;
22662306a36Sopenharmony_ci	};
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	sdhci: sdhci@1f8ec000 {
22962306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-sdhci";
23062306a36Sopenharmony_ci		reg = <0x1f8ec000 0x100>;
23162306a36Sopenharmony_ci		interrupts = <191 IRQ_TYPE_LEVEL_HIGH>;
23262306a36Sopenharmony_ci		clocks = <&rootclk REF4CLK>, <&rootclk PB5CLK>;
23362306a36Sopenharmony_ci		clock-names = "base_clk", "sys_clk";
23462306a36Sopenharmony_ci		bus-width = <4>;
23562306a36Sopenharmony_ci		cap-sd-highspeed;
23662306a36Sopenharmony_ci		status = "disabled";
23762306a36Sopenharmony_ci	};
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	uart1: serial@1f822000 {
24062306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-uart";
24162306a36Sopenharmony_ci		reg = <0x1f822000 0x50>;
24262306a36Sopenharmony_ci		interrupts = <112 IRQ_TYPE_LEVEL_HIGH>,
24362306a36Sopenharmony_ci			<113 IRQ_TYPE_LEVEL_HIGH>,
24462306a36Sopenharmony_ci			<114 IRQ_TYPE_LEVEL_HIGH>;
24562306a36Sopenharmony_ci		clocks = <&rootclk PB2CLK>;
24662306a36Sopenharmony_ci		status = "disabled";
24762306a36Sopenharmony_ci	};
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	uart2: serial@1f822200 {
25062306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-uart";
25162306a36Sopenharmony_ci		reg = <0x1f822200 0x50>;
25262306a36Sopenharmony_ci		interrupts = <145 IRQ_TYPE_LEVEL_HIGH>,
25362306a36Sopenharmony_ci			<146 IRQ_TYPE_LEVEL_HIGH>,
25462306a36Sopenharmony_ci			<147 IRQ_TYPE_LEVEL_HIGH>;
25562306a36Sopenharmony_ci		clocks = <&rootclk PB2CLK>;
25662306a36Sopenharmony_ci		status = "disabled";
25762306a36Sopenharmony_ci	};
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	uart3: serial@1f822400 {
26062306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-uart";
26162306a36Sopenharmony_ci		reg = <0x1f822400 0x50>;
26262306a36Sopenharmony_ci		interrupts = <157 IRQ_TYPE_LEVEL_HIGH>,
26362306a36Sopenharmony_ci			<158 IRQ_TYPE_LEVEL_HIGH>,
26462306a36Sopenharmony_ci			<159 IRQ_TYPE_LEVEL_HIGH>;
26562306a36Sopenharmony_ci		clocks = <&rootclk PB2CLK>;
26662306a36Sopenharmony_ci		status = "disabled";
26762306a36Sopenharmony_ci	};
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	uart4: serial@1f822600 {
27062306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-uart";
27162306a36Sopenharmony_ci		reg = <0x1f822600 0x50>;
27262306a36Sopenharmony_ci		interrupts = <170 IRQ_TYPE_LEVEL_HIGH>,
27362306a36Sopenharmony_ci			<171 IRQ_TYPE_LEVEL_HIGH>,
27462306a36Sopenharmony_ci			<172 IRQ_TYPE_LEVEL_HIGH>;
27562306a36Sopenharmony_ci		clocks = <&rootclk PB2CLK>;
27662306a36Sopenharmony_ci		status = "disabled";
27762306a36Sopenharmony_ci	};
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	uart5: serial@1f822800 {
28062306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-uart";
28162306a36Sopenharmony_ci		reg = <0x1f822800 0x50>;
28262306a36Sopenharmony_ci		interrupts = <179 IRQ_TYPE_LEVEL_HIGH>,
28362306a36Sopenharmony_ci			<180 IRQ_TYPE_LEVEL_HIGH>,
28462306a36Sopenharmony_ci			<181 IRQ_TYPE_LEVEL_HIGH>;
28562306a36Sopenharmony_ci		clocks = <&rootclk PB2CLK>;
28662306a36Sopenharmony_ci		status = "disabled";
28762306a36Sopenharmony_ci	};
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	uart6: serial@1f822A00 {
29062306a36Sopenharmony_ci		compatible = "microchip,pic32mzda-uart";
29162306a36Sopenharmony_ci		reg = <0x1f822A00 0x50>;
29262306a36Sopenharmony_ci		interrupts = <188 IRQ_TYPE_LEVEL_HIGH>,
29362306a36Sopenharmony_ci			<189 IRQ_TYPE_LEVEL_HIGH>,
29462306a36Sopenharmony_ci			<190 IRQ_TYPE_LEVEL_HIGH>;
29562306a36Sopenharmony_ci		clocks = <&rootclk PB2CLK>;
29662306a36Sopenharmony_ci		status = "disabled";
29762306a36Sopenharmony_ci	};
29862306a36Sopenharmony_ci};
299