162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Defines macros and constants for Renesas RZ/N1 pin controller pin 462306a36Sopenharmony_ci * muxing functions. 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci#ifndef __DT_BINDINGS_RZN1_PINCTRL_H 762306a36Sopenharmony_ci#define __DT_BINDINGS_RZN1_PINCTRL_H 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#define RZN1_PINMUX(_gpio, _func) \ 1062306a36Sopenharmony_ci (((_func) << 8) | (_gpio)) 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci/* 1362306a36Sopenharmony_ci * Given the different levels of muxing on the SoC, it was decided to 1462306a36Sopenharmony_ci * 'linearize' them into one numerical space. So mux level 1, 2 and the MDIO 1562306a36Sopenharmony_ci * muxes are all represented by one single value. 1662306a36Sopenharmony_ci * 1762306a36Sopenharmony_ci * You can derive the hardware value pretty easily too, as 1862306a36Sopenharmony_ci * 0...9 are Level 1 1962306a36Sopenharmony_ci * 10...71 are Level 2. The Level 2 mux will be set to this 2062306a36Sopenharmony_ci * value - RZN1_FUNC_L2_OFFSET, and the Level 1 mux will be 2162306a36Sopenharmony_ci * set accordingly. 2262306a36Sopenharmony_ci * 72...103 are for the 2 MDIO muxes. 2362306a36Sopenharmony_ci */ 2462306a36Sopenharmony_ci#define RZN1_FUNC_HIGHZ 0 2562306a36Sopenharmony_ci#define RZN1_FUNC_0L 1 2662306a36Sopenharmony_ci#define RZN1_FUNC_CLK_ETH_MII_RGMII_RMII 2 2762306a36Sopenharmony_ci#define RZN1_FUNC_CLK_ETH_NAND 3 2862306a36Sopenharmony_ci#define RZN1_FUNC_QSPI 4 2962306a36Sopenharmony_ci#define RZN1_FUNC_SDIO 5 3062306a36Sopenharmony_ci#define RZN1_FUNC_LCD 6 3162306a36Sopenharmony_ci#define RZN1_FUNC_LCD_E 7 3262306a36Sopenharmony_ci#define RZN1_FUNC_MSEBIM 8 3362306a36Sopenharmony_ci#define RZN1_FUNC_MSEBIS 9 3462306a36Sopenharmony_ci#define RZN1_FUNC_L2_OFFSET 10 /* I'm Special */ 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#define RZN1_FUNC_HIGHZ1 (RZN1_FUNC_L2_OFFSET + 0) 3762306a36Sopenharmony_ci#define RZN1_FUNC_ETHERCAT (RZN1_FUNC_L2_OFFSET + 1) 3862306a36Sopenharmony_ci#define RZN1_FUNC_SERCOS3 (RZN1_FUNC_L2_OFFSET + 2) 3962306a36Sopenharmony_ci#define RZN1_FUNC_SDIO_E (RZN1_FUNC_L2_OFFSET + 3) 4062306a36Sopenharmony_ci#define RZN1_FUNC_ETH_MDIO (RZN1_FUNC_L2_OFFSET + 4) 4162306a36Sopenharmony_ci#define RZN1_FUNC_ETH_MDIO_E1 (RZN1_FUNC_L2_OFFSET + 5) 4262306a36Sopenharmony_ci#define RZN1_FUNC_USB (RZN1_FUNC_L2_OFFSET + 6) 4362306a36Sopenharmony_ci#define RZN1_FUNC_MSEBIM_E (RZN1_FUNC_L2_OFFSET + 7) 4462306a36Sopenharmony_ci#define RZN1_FUNC_MSEBIS_E (RZN1_FUNC_L2_OFFSET + 8) 4562306a36Sopenharmony_ci#define RZN1_FUNC_RSV (RZN1_FUNC_L2_OFFSET + 9) 4662306a36Sopenharmony_ci#define RZN1_FUNC_RSV_E (RZN1_FUNC_L2_OFFSET + 10) 4762306a36Sopenharmony_ci#define RZN1_FUNC_RSV_E1 (RZN1_FUNC_L2_OFFSET + 11) 4862306a36Sopenharmony_ci#define RZN1_FUNC_UART0_I (RZN1_FUNC_L2_OFFSET + 12) 4962306a36Sopenharmony_ci#define RZN1_FUNC_UART0_I_E (RZN1_FUNC_L2_OFFSET + 13) 5062306a36Sopenharmony_ci#define RZN1_FUNC_UART1_I (RZN1_FUNC_L2_OFFSET + 14) 5162306a36Sopenharmony_ci#define RZN1_FUNC_UART1_I_E (RZN1_FUNC_L2_OFFSET + 15) 5262306a36Sopenharmony_ci#define RZN1_FUNC_UART2_I (RZN1_FUNC_L2_OFFSET + 16) 5362306a36Sopenharmony_ci#define RZN1_FUNC_UART2_I_E (RZN1_FUNC_L2_OFFSET + 17) 5462306a36Sopenharmony_ci#define RZN1_FUNC_UART0 (RZN1_FUNC_L2_OFFSET + 18) 5562306a36Sopenharmony_ci#define RZN1_FUNC_UART0_E (RZN1_FUNC_L2_OFFSET + 19) 5662306a36Sopenharmony_ci#define RZN1_FUNC_UART1 (RZN1_FUNC_L2_OFFSET + 20) 5762306a36Sopenharmony_ci#define RZN1_FUNC_UART1_E (RZN1_FUNC_L2_OFFSET + 21) 5862306a36Sopenharmony_ci#define RZN1_FUNC_UART2 (RZN1_FUNC_L2_OFFSET + 22) 5962306a36Sopenharmony_ci#define RZN1_FUNC_UART2_E (RZN1_FUNC_L2_OFFSET + 23) 6062306a36Sopenharmony_ci#define RZN1_FUNC_UART3 (RZN1_FUNC_L2_OFFSET + 24) 6162306a36Sopenharmony_ci#define RZN1_FUNC_UART3_E (RZN1_FUNC_L2_OFFSET + 25) 6262306a36Sopenharmony_ci#define RZN1_FUNC_UART4 (RZN1_FUNC_L2_OFFSET + 26) 6362306a36Sopenharmony_ci#define RZN1_FUNC_UART4_E (RZN1_FUNC_L2_OFFSET + 27) 6462306a36Sopenharmony_ci#define RZN1_FUNC_UART5 (RZN1_FUNC_L2_OFFSET + 28) 6562306a36Sopenharmony_ci#define RZN1_FUNC_UART5_E (RZN1_FUNC_L2_OFFSET + 29) 6662306a36Sopenharmony_ci#define RZN1_FUNC_UART6 (RZN1_FUNC_L2_OFFSET + 30) 6762306a36Sopenharmony_ci#define RZN1_FUNC_UART6_E (RZN1_FUNC_L2_OFFSET + 31) 6862306a36Sopenharmony_ci#define RZN1_FUNC_UART7 (RZN1_FUNC_L2_OFFSET + 32) 6962306a36Sopenharmony_ci#define RZN1_FUNC_UART7_E (RZN1_FUNC_L2_OFFSET + 33) 7062306a36Sopenharmony_ci#define RZN1_FUNC_SPI0_M (RZN1_FUNC_L2_OFFSET + 34) 7162306a36Sopenharmony_ci#define RZN1_FUNC_SPI0_M_E (RZN1_FUNC_L2_OFFSET + 35) 7262306a36Sopenharmony_ci#define RZN1_FUNC_SPI1_M (RZN1_FUNC_L2_OFFSET + 36) 7362306a36Sopenharmony_ci#define RZN1_FUNC_SPI1_M_E (RZN1_FUNC_L2_OFFSET + 37) 7462306a36Sopenharmony_ci#define RZN1_FUNC_SPI2_M (RZN1_FUNC_L2_OFFSET + 38) 7562306a36Sopenharmony_ci#define RZN1_FUNC_SPI2_M_E (RZN1_FUNC_L2_OFFSET + 39) 7662306a36Sopenharmony_ci#define RZN1_FUNC_SPI3_M (RZN1_FUNC_L2_OFFSET + 40) 7762306a36Sopenharmony_ci#define RZN1_FUNC_SPI3_M_E (RZN1_FUNC_L2_OFFSET + 41) 7862306a36Sopenharmony_ci#define RZN1_FUNC_SPI4_S (RZN1_FUNC_L2_OFFSET + 42) 7962306a36Sopenharmony_ci#define RZN1_FUNC_SPI4_S_E (RZN1_FUNC_L2_OFFSET + 43) 8062306a36Sopenharmony_ci#define RZN1_FUNC_SPI5_S (RZN1_FUNC_L2_OFFSET + 44) 8162306a36Sopenharmony_ci#define RZN1_FUNC_SPI5_S_E (RZN1_FUNC_L2_OFFSET + 45) 8262306a36Sopenharmony_ci#define RZN1_FUNC_SGPIO0_M (RZN1_FUNC_L2_OFFSET + 46) 8362306a36Sopenharmony_ci#define RZN1_FUNC_SGPIO1_M (RZN1_FUNC_L2_OFFSET + 47) 8462306a36Sopenharmony_ci#define RZN1_FUNC_GPIO (RZN1_FUNC_L2_OFFSET + 48) 8562306a36Sopenharmony_ci#define RZN1_FUNC_CAN (RZN1_FUNC_L2_OFFSET + 49) 8662306a36Sopenharmony_ci#define RZN1_FUNC_I2C (RZN1_FUNC_L2_OFFSET + 50) 8762306a36Sopenharmony_ci#define RZN1_FUNC_SAFE (RZN1_FUNC_L2_OFFSET + 51) 8862306a36Sopenharmony_ci#define RZN1_FUNC_PTO_PWM (RZN1_FUNC_L2_OFFSET + 52) 8962306a36Sopenharmony_ci#define RZN1_FUNC_PTO_PWM1 (RZN1_FUNC_L2_OFFSET + 53) 9062306a36Sopenharmony_ci#define RZN1_FUNC_PTO_PWM2 (RZN1_FUNC_L2_OFFSET + 54) 9162306a36Sopenharmony_ci#define RZN1_FUNC_PTO_PWM3 (RZN1_FUNC_L2_OFFSET + 55) 9262306a36Sopenharmony_ci#define RZN1_FUNC_PTO_PWM4 (RZN1_FUNC_L2_OFFSET + 56) 9362306a36Sopenharmony_ci#define RZN1_FUNC_DELTA_SIGMA (RZN1_FUNC_L2_OFFSET + 57) 9462306a36Sopenharmony_ci#define RZN1_FUNC_SGPIO2_M (RZN1_FUNC_L2_OFFSET + 58) 9562306a36Sopenharmony_ci#define RZN1_FUNC_SGPIO3_M (RZN1_FUNC_L2_OFFSET + 59) 9662306a36Sopenharmony_ci#define RZN1_FUNC_SGPIO4_S (RZN1_FUNC_L2_OFFSET + 60) 9762306a36Sopenharmony_ci#define RZN1_FUNC_MAC_MTIP_SWITCH (RZN1_FUNC_L2_OFFSET + 61) 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci#define RZN1_FUNC_MDIO_OFFSET (RZN1_FUNC_L2_OFFSET + 62) 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci/* These are MDIO0 peripherals for the RZN1_FUNC_ETH_MDIO function */ 10262306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_HIGHZ (RZN1_FUNC_MDIO_OFFSET + 0) 10362306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_GMAC0 (RZN1_FUNC_MDIO_OFFSET + 1) 10462306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_GMAC1 (RZN1_FUNC_MDIO_OFFSET + 2) 10562306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_ECAT (RZN1_FUNC_MDIO_OFFSET + 3) 10662306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_S3_MDIO0 (RZN1_FUNC_MDIO_OFFSET + 4) 10762306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_S3_MDIO1 (RZN1_FUNC_MDIO_OFFSET + 5) 10862306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_HWRTOS (RZN1_FUNC_MDIO_OFFSET + 6) 10962306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_SWITCH (RZN1_FUNC_MDIO_OFFSET + 7) 11062306a36Sopenharmony_ci/* These are MDIO0 peripherals for the RZN1_FUNC_ETH_MDIO_E1 function */ 11162306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_HIGHZ (RZN1_FUNC_MDIO_OFFSET + 8) 11262306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_GMAC0 (RZN1_FUNC_MDIO_OFFSET + 9) 11362306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_GMAC1 (RZN1_FUNC_MDIO_OFFSET + 10) 11462306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_ECAT (RZN1_FUNC_MDIO_OFFSET + 11) 11562306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_S3_MDIO0 (RZN1_FUNC_MDIO_OFFSET + 12) 11662306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_S3_MDIO1 (RZN1_FUNC_MDIO_OFFSET + 13) 11762306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_HWRTOS (RZN1_FUNC_MDIO_OFFSET + 14) 11862306a36Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_SWITCH (RZN1_FUNC_MDIO_OFFSET + 15) 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci/* These are MDIO1 peripherals for the RZN1_FUNC_ETH_MDIO function */ 12162306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_HIGHZ (RZN1_FUNC_MDIO_OFFSET + 16) 12262306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_GMAC0 (RZN1_FUNC_MDIO_OFFSET + 17) 12362306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_GMAC1 (RZN1_FUNC_MDIO_OFFSET + 18) 12462306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_ECAT (RZN1_FUNC_MDIO_OFFSET + 19) 12562306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_S3_MDIO0 (RZN1_FUNC_MDIO_OFFSET + 20) 12662306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_S3_MDIO1 (RZN1_FUNC_MDIO_OFFSET + 21) 12762306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_HWRTOS (RZN1_FUNC_MDIO_OFFSET + 22) 12862306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_SWITCH (RZN1_FUNC_MDIO_OFFSET + 23) 12962306a36Sopenharmony_ci/* These are MDIO1 peripherals for the RZN1_FUNC_ETH_MDIO_E1 function */ 13062306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_HIGHZ (RZN1_FUNC_MDIO_OFFSET + 24) 13162306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_GMAC0 (RZN1_FUNC_MDIO_OFFSET + 25) 13262306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_GMAC1 (RZN1_FUNC_MDIO_OFFSET + 26) 13362306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_ECAT (RZN1_FUNC_MDIO_OFFSET + 27) 13462306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_S3_MDIO0 (RZN1_FUNC_MDIO_OFFSET + 28) 13562306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_S3_MDIO1 (RZN1_FUNC_MDIO_OFFSET + 29) 13662306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_HWRTOS (RZN1_FUNC_MDIO_OFFSET + 30) 13762306a36Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_SWITCH (RZN1_FUNC_MDIO_OFFSET + 31) 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci#define RZN1_FUNC_MAX (RZN1_FUNC_MDIO_OFFSET + 32) 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci#endif /* __DT_BINDINGS_RZN1_PINCTRL_H */ 142