162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#ifndef _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H
762306a36Sopenharmony_ci#define _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci/* DISP_CC clock registers */
1062306a36Sopenharmony_ci#define DISP_CC_MDSS_AHB_CLK					0
1162306a36Sopenharmony_ci#define DISP_CC_MDSS_AXI_CLK					1
1262306a36Sopenharmony_ci#define DISP_CC_MDSS_BYTE0_CLK					2
1362306a36Sopenharmony_ci#define DISP_CC_MDSS_BYTE0_CLK_SRC				3
1462306a36Sopenharmony_ci#define DISP_CC_MDSS_BYTE0_INTF_CLK				4
1562306a36Sopenharmony_ci#define DISP_CC_MDSS_BYTE1_CLK					5
1662306a36Sopenharmony_ci#define DISP_CC_MDSS_BYTE1_CLK_SRC				6
1762306a36Sopenharmony_ci#define DISP_CC_MDSS_BYTE1_INTF_CLK				7
1862306a36Sopenharmony_ci#define DISP_CC_MDSS_ESC0_CLK					8
1962306a36Sopenharmony_ci#define DISP_CC_MDSS_ESC0_CLK_SRC				9
2062306a36Sopenharmony_ci#define DISP_CC_MDSS_ESC1_CLK					10
2162306a36Sopenharmony_ci#define DISP_CC_MDSS_ESC1_CLK_SRC				11
2262306a36Sopenharmony_ci#define DISP_CC_MDSS_MDP_CLK					12
2362306a36Sopenharmony_ci#define DISP_CC_MDSS_MDP_CLK_SRC				13
2462306a36Sopenharmony_ci#define DISP_CC_MDSS_MDP_LUT_CLK				14
2562306a36Sopenharmony_ci#define DISP_CC_MDSS_PCLK0_CLK					15
2662306a36Sopenharmony_ci#define DISP_CC_MDSS_PCLK0_CLK_SRC				16
2762306a36Sopenharmony_ci#define DISP_CC_MDSS_PCLK1_CLK					17
2862306a36Sopenharmony_ci#define DISP_CC_MDSS_PCLK1_CLK_SRC				18
2962306a36Sopenharmony_ci#define DISP_CC_MDSS_ROT_CLK					19
3062306a36Sopenharmony_ci#define DISP_CC_MDSS_ROT_CLK_SRC				20
3162306a36Sopenharmony_ci#define DISP_CC_MDSS_RSCC_AHB_CLK				21
3262306a36Sopenharmony_ci#define DISP_CC_MDSS_RSCC_VSYNC_CLK				22
3362306a36Sopenharmony_ci#define DISP_CC_MDSS_VSYNC_CLK					23
3462306a36Sopenharmony_ci#define DISP_CC_MDSS_VSYNC_CLK_SRC				24
3562306a36Sopenharmony_ci#define DISP_CC_PLL0						25
3662306a36Sopenharmony_ci#define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC				26
3762306a36Sopenharmony_ci#define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC				27
3862306a36Sopenharmony_ci#define DISP_CC_MDSS_DP_AUX_CLK					28
3962306a36Sopenharmony_ci#define DISP_CC_MDSS_DP_AUX_CLK_SRC				29
4062306a36Sopenharmony_ci#define DISP_CC_MDSS_DP_CRYPTO_CLK				30
4162306a36Sopenharmony_ci#define DISP_CC_MDSS_DP_CRYPTO_CLK_SRC				31
4262306a36Sopenharmony_ci#define DISP_CC_MDSS_DP_LINK_CLK				32
4362306a36Sopenharmony_ci#define DISP_CC_MDSS_DP_LINK_CLK_SRC				33
4462306a36Sopenharmony_ci#define DISP_CC_MDSS_DP_LINK_INTF_CLK				34
4562306a36Sopenharmony_ci#define DISP_CC_MDSS_DP_PIXEL1_CLK				35
4662306a36Sopenharmony_ci#define DISP_CC_MDSS_DP_PIXEL1_CLK_SRC				36
4762306a36Sopenharmony_ci#define DISP_CC_MDSS_DP_PIXEL_CLK				37
4862306a36Sopenharmony_ci#define DISP_CC_MDSS_DP_PIXEL_CLK_SRC				38
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci/* DISP_CC Reset */
5162306a36Sopenharmony_ci#define DISP_CC_MDSS_RSCC_BCR					0
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci/* DISP_CC GDSCR */
5462306a36Sopenharmony_ci#define MDSS_GDSC						0
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci#endif
57