162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Device Tree Source for AM62 SoC Family
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2020-2022 Texas Instruments Incorporated - https://www.ti.com/
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <dt-bindings/gpio/gpio.h>
962306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/irq.h>
1062306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
1162306a36Sopenharmony_ci#include <dt-bindings/soc/ti,sci_pm_domain.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include "k3-pinctrl.h"
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci/ {
1662306a36Sopenharmony_ci	model = "Texas Instruments K3 AM625 SoC";
1762306a36Sopenharmony_ci	compatible = "ti,am625";
1862306a36Sopenharmony_ci	interrupt-parent = <&gic500>;
1962306a36Sopenharmony_ci	#address-cells = <2>;
2062306a36Sopenharmony_ci	#size-cells = <2>;
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci	chosen { };
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci	firmware {
2562306a36Sopenharmony_ci		optee {
2662306a36Sopenharmony_ci			compatible = "linaro,optee-tz";
2762306a36Sopenharmony_ci			method = "smc";
2862306a36Sopenharmony_ci		};
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci		psci: psci {
3162306a36Sopenharmony_ci			compatible = "arm,psci-1.0";
3262306a36Sopenharmony_ci			method = "smc";
3362306a36Sopenharmony_ci		};
3462306a36Sopenharmony_ci	};
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci	a53_timer0: timer-cl0-cpu0 {
3762306a36Sopenharmony_ci		compatible = "arm,armv8-timer";
3862306a36Sopenharmony_ci		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, /* cntpsirq */
3962306a36Sopenharmony_ci			     <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, /* cntpnsirq */
4062306a36Sopenharmony_ci			     <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, /* cntvirq */
4162306a36Sopenharmony_ci			     <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; /* cnthpirq */
4262306a36Sopenharmony_ci	};
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	pmu: pmu {
4562306a36Sopenharmony_ci		compatible = "arm,cortex-a53-pmu";
4662306a36Sopenharmony_ci		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>;
4762306a36Sopenharmony_ci	};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci	cbass_main: bus@f0000 {
5062306a36Sopenharmony_ci		compatible = "simple-bus";
5162306a36Sopenharmony_ci		#address-cells = <2>;
5262306a36Sopenharmony_ci		#size-cells = <2>;
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci		ranges = <0x00 0x000f0000 0x00 0x000f0000 0x00 0x00030000>, /* Main MMRs */
5562306a36Sopenharmony_ci			 <0x00 0x00420000 0x00 0x00420000 0x00 0x00001000>, /* ESM0 */
5662306a36Sopenharmony_ci			 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */
5762306a36Sopenharmony_ci			 <0x00 0x00703000 0x00 0x00703000 0x00 0x00000200>, /* USB0 debug trace */
5862306a36Sopenharmony_ci			 <0x00 0x0070c000 0x00 0x0070c000 0x00 0x00000200>, /* USB1 debug trace */
5962306a36Sopenharmony_ci			 <0x00 0x00a40000 0x00 0x00a40000 0x00 0x00000800>, /* Timesync router */
6062306a36Sopenharmony_ci			 <0x00 0x01000000 0x00 0x01000000 0x00 0x01b28400>, /* First peripheral window */
6162306a36Sopenharmony_ci			 <0x00 0x08000000 0x00 0x08000000 0x00 0x00200000>, /* Main CPSW */
6262306a36Sopenharmony_ci			 <0x00 0x0e000000 0x00 0x0e000000 0x00 0x01d20000>, /* Second peripheral window */
6362306a36Sopenharmony_ci			 <0x00 0x0fd00000 0x00 0x0fd00000 0x00 0x00020000>, /* GPU */
6462306a36Sopenharmony_ci			 <0x00 0x20000000 0x00 0x20000000 0x00 0x0a008000>, /* Third peripheral window */
6562306a36Sopenharmony_ci			 <0x00 0x30040000 0x00 0x30040000 0x00 0x00080000>, /* PRUSS-M */
6662306a36Sopenharmony_ci			 <0x00 0x30101000 0x00 0x30101000 0x00 0x00010100>, /* CSI window */
6762306a36Sopenharmony_ci			 <0x00 0x30200000 0x00 0x30200000 0x00 0x00010000>, /* DSS */
6862306a36Sopenharmony_ci			 <0x00 0x31000000 0x00 0x31000000 0x00 0x00050000>, /* USB0 DWC3 Core window */
6962306a36Sopenharmony_ci			 <0x00 0x31100000 0x00 0x31100000 0x00 0x00050000>, /* USB1 DWC3 Core window */
7062306a36Sopenharmony_ci			 <0x00 0x40900000 0x00 0x40900000 0x00 0x00030000>, /* SA3UL */
7162306a36Sopenharmony_ci			 <0x00 0x43600000 0x00 0x43600000 0x00 0x00010000>, /* SA3 sproxy data */
7262306a36Sopenharmony_ci			 <0x00 0x44043000 0x00 0x44043000 0x00 0x00000fe0>, /* TI SCI DEBUG */
7362306a36Sopenharmony_ci			 <0x00 0x44860000 0x00 0x44860000 0x00 0x00040000>, /* SA3 sproxy config */
7462306a36Sopenharmony_ci			 <0x00 0x48000000 0x00 0x48000000 0x00 0x06400000>, /* DMSS */
7562306a36Sopenharmony_ci			 <0x00 0x60000000 0x00 0x60000000 0x00 0x08000000>, /* FSS0 DAT1 */
7662306a36Sopenharmony_ci			 <0x00 0x70000000 0x00 0x70000000 0x00 0x00010000>, /* OCSRAM */
7762306a36Sopenharmony_ci			 <0x01 0x00000000 0x01 0x00000000 0x00 0x00310000>, /* A53 PERIPHBASE */
7862306a36Sopenharmony_ci			 <0x05 0x00000000 0x05 0x00000000 0x01 0x00000000>, /* FSS0 DAT3 */
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci			 /* MCU Domain Range */
8162306a36Sopenharmony_ci			 <0x00 0x04000000 0x00 0x04000000 0x00 0x01ff1400>,
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci			 /* Wakeup Domain Range */
8462306a36Sopenharmony_ci			 <0x00 0x00b00000 0x00 0x00b00000 0x00 0x00002400>, /* VTM */
8562306a36Sopenharmony_ci			 <0x00 0x2b000000 0x00 0x2b000000 0x00 0x00300400>,
8662306a36Sopenharmony_ci			 <0x00 0x43000000 0x00 0x43000000 0x00 0x00020000>;
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci		cbass_mcu: bus@4000000 {
8962306a36Sopenharmony_ci			compatible = "simple-bus";
9062306a36Sopenharmony_ci			#address-cells = <2>;
9162306a36Sopenharmony_ci			#size-cells = <2>;
9262306a36Sopenharmony_ci			ranges = <0x00 0x04000000 0x00 0x04000000 0x00 0x01ff1400>; /* Peripheral window */
9362306a36Sopenharmony_ci		};
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci		cbass_wakeup: bus@b00000 {
9662306a36Sopenharmony_ci			compatible = "simple-bus";
9762306a36Sopenharmony_ci			#address-cells = <2>;
9862306a36Sopenharmony_ci			#size-cells = <2>;
9962306a36Sopenharmony_ci			ranges = <0x00 0x00b00000 0x00 0x00b00000 0x00 0x00002400>, /* VTM */
10062306a36Sopenharmony_ci				 <0x00 0x2b000000 0x00 0x2b000000 0x00 0x00300400>, /* Peripheral Window */
10162306a36Sopenharmony_ci				 <0x00 0x43000000 0x00 0x43000000 0x00 0x00020000>;
10262306a36Sopenharmony_ci		};
10362306a36Sopenharmony_ci	};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	dss_vp1_clk: clock-divider-oldi {
10662306a36Sopenharmony_ci		compatible = "fixed-factor-clock";
10762306a36Sopenharmony_ci		clocks = <&k3_clks 186 0>;
10862306a36Sopenharmony_ci		#clock-cells = <0>;
10962306a36Sopenharmony_ci		clock-div = <7>;
11062306a36Sopenharmony_ci		clock-mult = <1>;
11162306a36Sopenharmony_ci	};
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	#include "k3-am62-thermal.dtsi"
11462306a36Sopenharmony_ci};
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci/* Now include the peripherals for each bus segments */
11762306a36Sopenharmony_ci#include "k3-am62-main.dtsi"
11862306a36Sopenharmony_ci#include "k3-am62-mcu.dtsi"
11962306a36Sopenharmony_ci#include "k3-am62-wakeup.dtsi"
120