162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Spreadtrum SC9836 SoC DTS file 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Copyright (C) 2014, Spreadtrum Communications Inc. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * This file is licensed under a dual GPLv2 or X11 license. 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include "sharkl64.dtsi" 1062306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci/ { 1362306a36Sopenharmony_ci compatible = "sprd,sc9836"; 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci cpus { 1662306a36Sopenharmony_ci #address-cells = <2>; 1762306a36Sopenharmony_ci #size-cells = <0>; 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci cpu0: cpu@0 { 2062306a36Sopenharmony_ci device_type = "cpu"; 2162306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 2262306a36Sopenharmony_ci reg = <0x0 0x0>; 2362306a36Sopenharmony_ci enable-method = "psci"; 2462306a36Sopenharmony_ci }; 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci cpu1: cpu@1 { 2762306a36Sopenharmony_ci device_type = "cpu"; 2862306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 2962306a36Sopenharmony_ci reg = <0x0 0x1>; 3062306a36Sopenharmony_ci enable-method = "psci"; 3162306a36Sopenharmony_ci }; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci cpu2: cpu@2 { 3462306a36Sopenharmony_ci device_type = "cpu"; 3562306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 3662306a36Sopenharmony_ci reg = <0x0 0x2>; 3762306a36Sopenharmony_ci enable-method = "psci"; 3862306a36Sopenharmony_ci }; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci cpu3: cpu@3 { 4162306a36Sopenharmony_ci device_type = "cpu"; 4262306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 4362306a36Sopenharmony_ci reg = <0x0 0x3>; 4462306a36Sopenharmony_ci enable-method = "psci"; 4562306a36Sopenharmony_ci }; 4662306a36Sopenharmony_ci }; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci etf@10003000 { 4962306a36Sopenharmony_ci compatible = "arm,coresight-tmc", "arm,primecell"; 5062306a36Sopenharmony_ci reg = <0 0x10003000 0 0x1000>; 5162306a36Sopenharmony_ci clocks = <&clk26mhz>; 5262306a36Sopenharmony_ci clock-names = "apb_pclk"; 5362306a36Sopenharmony_ci in-ports { 5462306a36Sopenharmony_ci port { 5562306a36Sopenharmony_ci etf_in: endpoint { 5662306a36Sopenharmony_ci remote-endpoint = <&funnel_out_port0>; 5762306a36Sopenharmony_ci }; 5862306a36Sopenharmony_ci }; 5962306a36Sopenharmony_ci }; 6062306a36Sopenharmony_ci }; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci funnel@10001000 { 6362306a36Sopenharmony_ci compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 6462306a36Sopenharmony_ci reg = <0 0x10001000 0 0x1000>; 6562306a36Sopenharmony_ci clocks = <&clk26mhz>; 6662306a36Sopenharmony_ci clock-names = "apb_pclk"; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci out-ports { 6962306a36Sopenharmony_ci port { 7062306a36Sopenharmony_ci funnel_out_port0: endpoint { 7162306a36Sopenharmony_ci remote-endpoint = <&etf_in>; 7262306a36Sopenharmony_ci }; 7362306a36Sopenharmony_ci }; 7462306a36Sopenharmony_ci }; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci in-ports { 7762306a36Sopenharmony_ci #address-cells = <1>; 7862306a36Sopenharmony_ci #size-cells = <0>; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci port@0 { 8162306a36Sopenharmony_ci reg = <0>; 8262306a36Sopenharmony_ci funnel_in_port0: endpoint { 8362306a36Sopenharmony_ci remote-endpoint = <&etm0_out>; 8462306a36Sopenharmony_ci }; 8562306a36Sopenharmony_ci }; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci port@1 { 8862306a36Sopenharmony_ci reg = <1>; 8962306a36Sopenharmony_ci funnel_in_port1: endpoint { 9062306a36Sopenharmony_ci remote-endpoint = <&etm1_out>; 9162306a36Sopenharmony_ci }; 9262306a36Sopenharmony_ci }; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci port@2 { 9562306a36Sopenharmony_ci reg = <2>; 9662306a36Sopenharmony_ci funnel_in_port2: endpoint { 9762306a36Sopenharmony_ci remote-endpoint = <&etm2_out>; 9862306a36Sopenharmony_ci }; 9962306a36Sopenharmony_ci }; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci port@3 { 10262306a36Sopenharmony_ci reg = <3>; 10362306a36Sopenharmony_ci funnel_in_port3: endpoint { 10462306a36Sopenharmony_ci remote-endpoint = <&etm3_out>; 10562306a36Sopenharmony_ci }; 10662306a36Sopenharmony_ci }; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci port@4 { 10962306a36Sopenharmony_ci reg = <4>; 11062306a36Sopenharmony_ci funnel_in_port4: endpoint { 11162306a36Sopenharmony_ci remote-endpoint = <&stm_out>; 11262306a36Sopenharmony_ci }; 11362306a36Sopenharmony_ci }; 11462306a36Sopenharmony_ci /* Other input ports aren't connected to anyone */ 11562306a36Sopenharmony_ci }; 11662306a36Sopenharmony_ci }; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci etm@10440000 { 11962306a36Sopenharmony_ci compatible = "arm,coresight-etm4x", "arm,primecell"; 12062306a36Sopenharmony_ci reg = <0 0x10440000 0 0x1000>; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci cpu = <&cpu0>; 12362306a36Sopenharmony_ci clocks = <&clk26mhz>; 12462306a36Sopenharmony_ci clock-names = "apb_pclk"; 12562306a36Sopenharmony_ci out-ports { 12662306a36Sopenharmony_ci port { 12762306a36Sopenharmony_ci etm0_out: endpoint { 12862306a36Sopenharmony_ci remote-endpoint = <&funnel_in_port0>; 12962306a36Sopenharmony_ci }; 13062306a36Sopenharmony_ci }; 13162306a36Sopenharmony_ci }; 13262306a36Sopenharmony_ci }; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci etm@10540000 { 13562306a36Sopenharmony_ci compatible = "arm,coresight-etm4x", "arm,primecell"; 13662306a36Sopenharmony_ci reg = <0 0x10540000 0 0x1000>; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci cpu = <&cpu1>; 13962306a36Sopenharmony_ci clocks = <&clk26mhz>; 14062306a36Sopenharmony_ci clock-names = "apb_pclk"; 14162306a36Sopenharmony_ci out-ports { 14262306a36Sopenharmony_ci port { 14362306a36Sopenharmony_ci etm1_out: endpoint { 14462306a36Sopenharmony_ci remote-endpoint = <&funnel_in_port1>; 14562306a36Sopenharmony_ci }; 14662306a36Sopenharmony_ci }; 14762306a36Sopenharmony_ci }; 14862306a36Sopenharmony_ci }; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci etm@10640000 { 15162306a36Sopenharmony_ci compatible = "arm,coresight-etm4x", "arm,primecell"; 15262306a36Sopenharmony_ci reg = <0 0x10640000 0 0x1000>; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci cpu = <&cpu2>; 15562306a36Sopenharmony_ci clocks = <&clk26mhz>; 15662306a36Sopenharmony_ci clock-names = "apb_pclk"; 15762306a36Sopenharmony_ci out-ports { 15862306a36Sopenharmony_ci port { 15962306a36Sopenharmony_ci etm2_out: endpoint { 16062306a36Sopenharmony_ci remote-endpoint = <&funnel_in_port2>; 16162306a36Sopenharmony_ci }; 16262306a36Sopenharmony_ci }; 16362306a36Sopenharmony_ci }; 16462306a36Sopenharmony_ci }; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci etm@10740000 { 16762306a36Sopenharmony_ci compatible = "arm,coresight-etm4x", "arm,primecell"; 16862306a36Sopenharmony_ci reg = <0 0x10740000 0 0x1000>; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci cpu = <&cpu3>; 17162306a36Sopenharmony_ci clocks = <&clk26mhz>; 17262306a36Sopenharmony_ci clock-names = "apb_pclk"; 17362306a36Sopenharmony_ci out-ports { 17462306a36Sopenharmony_ci port { 17562306a36Sopenharmony_ci etm3_out: endpoint { 17662306a36Sopenharmony_ci remote-endpoint = <&funnel_in_port3>; 17762306a36Sopenharmony_ci }; 17862306a36Sopenharmony_ci }; 17962306a36Sopenharmony_ci }; 18062306a36Sopenharmony_ci }; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci stm@10006000 { 18362306a36Sopenharmony_ci compatible = "arm,coresight-stm", "arm,primecell"; 18462306a36Sopenharmony_ci reg = <0 0x10006000 0 0x1000>, 18562306a36Sopenharmony_ci <0 0x01000000 0 0x180000>; 18662306a36Sopenharmony_ci reg-names = "stm-base", "stm-stimulus-base"; 18762306a36Sopenharmony_ci clocks = <&clk26mhz>; 18862306a36Sopenharmony_ci clock-names = "apb_pclk"; 18962306a36Sopenharmony_ci out-ports { 19062306a36Sopenharmony_ci port { 19162306a36Sopenharmony_ci stm_out: endpoint { 19262306a36Sopenharmony_ci remote-endpoint = <&funnel_in_port4>; 19362306a36Sopenharmony_ci }; 19462306a36Sopenharmony_ci }; 19562306a36Sopenharmony_ci }; 19662306a36Sopenharmony_ci }; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci gic: interrupt-controller@12001000 { 19962306a36Sopenharmony_ci compatible = "arm,gic-400"; 20062306a36Sopenharmony_ci reg = <0 0x12001000 0 0x1000>, 20162306a36Sopenharmony_ci <0 0x12002000 0 0x2000>, 20262306a36Sopenharmony_ci <0 0x12004000 0 0x2000>, 20362306a36Sopenharmony_ci <0 0x12006000 0 0x2000>; 20462306a36Sopenharmony_ci #interrupt-cells = <3>; 20562306a36Sopenharmony_ci interrupt-controller; 20662306a36Sopenharmony_ci interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 20762306a36Sopenharmony_ci }; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci psci { 21062306a36Sopenharmony_ci compatible = "arm,psci"; 21162306a36Sopenharmony_ci method = "smc"; 21262306a36Sopenharmony_ci cpu_on = <0xc4000003>; 21362306a36Sopenharmony_ci cpu_off = <0x84000002>; 21462306a36Sopenharmony_ci cpu_suspend = <0xc4000001>; 21562306a36Sopenharmony_ci }; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci timer { 21862306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 21962306a36Sopenharmony_ci interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 22062306a36Sopenharmony_ci <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 22162306a36Sopenharmony_ci <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 22262306a36Sopenharmony_ci <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 22362306a36Sopenharmony_ci }; 22462306a36Sopenharmony_ci}; 225