162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2015 Heiko Stuebner <heiko@sntech.de>
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <dt-bindings/clock/rk3368-cru.h>
762306a36Sopenharmony_ci#include <dt-bindings/gpio/gpio.h>
862306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/irq.h>
962306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
1062306a36Sopenharmony_ci#include <dt-bindings/pinctrl/rockchip.h>
1162306a36Sopenharmony_ci#include <dt-bindings/power/rk3368-power.h>
1262306a36Sopenharmony_ci#include <dt-bindings/soc/rockchip,boot-mode.h>
1362306a36Sopenharmony_ci#include <dt-bindings/thermal/thermal.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci/ {
1662306a36Sopenharmony_ci	compatible = "rockchip,rk3368";
1762306a36Sopenharmony_ci	interrupt-parent = <&gic>;
1862306a36Sopenharmony_ci	#address-cells = <2>;
1962306a36Sopenharmony_ci	#size-cells = <2>;
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci	aliases {
2262306a36Sopenharmony_ci		ethernet0 = &gmac;
2362306a36Sopenharmony_ci		i2c0 = &i2c0;
2462306a36Sopenharmony_ci		i2c1 = &i2c1;
2562306a36Sopenharmony_ci		i2c2 = &i2c2;
2662306a36Sopenharmony_ci		i2c3 = &i2c3;
2762306a36Sopenharmony_ci		i2c4 = &i2c4;
2862306a36Sopenharmony_ci		i2c5 = &i2c5;
2962306a36Sopenharmony_ci		serial0 = &uart0;
3062306a36Sopenharmony_ci		serial1 = &uart1;
3162306a36Sopenharmony_ci		serial2 = &uart2;
3262306a36Sopenharmony_ci		serial3 = &uart3;
3362306a36Sopenharmony_ci		serial4 = &uart4;
3462306a36Sopenharmony_ci		spi0 = &spi0;
3562306a36Sopenharmony_ci		spi1 = &spi1;
3662306a36Sopenharmony_ci		spi2 = &spi2;
3762306a36Sopenharmony_ci	};
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci	cpus {
4062306a36Sopenharmony_ci		#address-cells = <0x2>;
4162306a36Sopenharmony_ci		#size-cells = <0x0>;
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci		cpu-map {
4462306a36Sopenharmony_ci			cluster0 {
4562306a36Sopenharmony_ci				core0 {
4662306a36Sopenharmony_ci					cpu = <&cpu_b0>;
4762306a36Sopenharmony_ci				};
4862306a36Sopenharmony_ci				core1 {
4962306a36Sopenharmony_ci					cpu = <&cpu_b1>;
5062306a36Sopenharmony_ci				};
5162306a36Sopenharmony_ci				core2 {
5262306a36Sopenharmony_ci					cpu = <&cpu_b2>;
5362306a36Sopenharmony_ci				};
5462306a36Sopenharmony_ci				core3 {
5562306a36Sopenharmony_ci					cpu = <&cpu_b3>;
5662306a36Sopenharmony_ci				};
5762306a36Sopenharmony_ci			};
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci			cluster1 {
6062306a36Sopenharmony_ci				core0 {
6162306a36Sopenharmony_ci					cpu = <&cpu_l0>;
6262306a36Sopenharmony_ci				};
6362306a36Sopenharmony_ci				core1 {
6462306a36Sopenharmony_ci					cpu = <&cpu_l1>;
6562306a36Sopenharmony_ci				};
6662306a36Sopenharmony_ci				core2 {
6762306a36Sopenharmony_ci					cpu = <&cpu_l2>;
6862306a36Sopenharmony_ci				};
6962306a36Sopenharmony_ci				core3 {
7062306a36Sopenharmony_ci					cpu = <&cpu_l3>;
7162306a36Sopenharmony_ci				};
7262306a36Sopenharmony_ci			};
7362306a36Sopenharmony_ci		};
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci		cpu_l0: cpu@0 {
7662306a36Sopenharmony_ci			device_type = "cpu";
7762306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
7862306a36Sopenharmony_ci			reg = <0x0 0x0>;
7962306a36Sopenharmony_ci			enable-method = "psci";
8062306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
8162306a36Sopenharmony_ci		};
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci		cpu_l1: cpu@1 {
8462306a36Sopenharmony_ci			device_type = "cpu";
8562306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
8662306a36Sopenharmony_ci			reg = <0x0 0x1>;
8762306a36Sopenharmony_ci			enable-method = "psci";
8862306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
8962306a36Sopenharmony_ci		};
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci		cpu_l2: cpu@2 {
9262306a36Sopenharmony_ci			device_type = "cpu";
9362306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
9462306a36Sopenharmony_ci			reg = <0x0 0x2>;
9562306a36Sopenharmony_ci			enable-method = "psci";
9662306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
9762306a36Sopenharmony_ci		};
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci		cpu_l3: cpu@3 {
10062306a36Sopenharmony_ci			device_type = "cpu";
10162306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
10262306a36Sopenharmony_ci			reg = <0x0 0x3>;
10362306a36Sopenharmony_ci			enable-method = "psci";
10462306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
10562306a36Sopenharmony_ci		};
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci		cpu_b0: cpu@100 {
10862306a36Sopenharmony_ci			device_type = "cpu";
10962306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
11062306a36Sopenharmony_ci			reg = <0x0 0x100>;
11162306a36Sopenharmony_ci			enable-method = "psci";
11262306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
11362306a36Sopenharmony_ci		};
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci		cpu_b1: cpu@101 {
11662306a36Sopenharmony_ci			device_type = "cpu";
11762306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
11862306a36Sopenharmony_ci			reg = <0x0 0x101>;
11962306a36Sopenharmony_ci			enable-method = "psci";
12062306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
12162306a36Sopenharmony_ci		};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci		cpu_b2: cpu@102 {
12462306a36Sopenharmony_ci			device_type = "cpu";
12562306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
12662306a36Sopenharmony_ci			reg = <0x0 0x102>;
12762306a36Sopenharmony_ci			enable-method = "psci";
12862306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
12962306a36Sopenharmony_ci		};
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci		cpu_b3: cpu@103 {
13262306a36Sopenharmony_ci			device_type = "cpu";
13362306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
13462306a36Sopenharmony_ci			reg = <0x0 0x103>;
13562306a36Sopenharmony_ci			enable-method = "psci";
13662306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
13762306a36Sopenharmony_ci		};
13862306a36Sopenharmony_ci	};
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	arm-pmu {
14162306a36Sopenharmony_ci		compatible = "arm,armv8-pmuv3";
14262306a36Sopenharmony_ci		interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
14362306a36Sopenharmony_ci			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
14462306a36Sopenharmony_ci			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
14562306a36Sopenharmony_ci			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
14662306a36Sopenharmony_ci			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
14762306a36Sopenharmony_ci			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
14862306a36Sopenharmony_ci			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
14962306a36Sopenharmony_ci			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
15062306a36Sopenharmony_ci		interrupt-affinity = <&cpu_l0>, <&cpu_l1>, <&cpu_l2>,
15162306a36Sopenharmony_ci				     <&cpu_l3>, <&cpu_b0>, <&cpu_b1>,
15262306a36Sopenharmony_ci				     <&cpu_b2>, <&cpu_b3>;
15362306a36Sopenharmony_ci	};
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	psci {
15662306a36Sopenharmony_ci		compatible = "arm,psci-0.2";
15762306a36Sopenharmony_ci		method = "smc";
15862306a36Sopenharmony_ci	};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	timer {
16162306a36Sopenharmony_ci		compatible = "arm,armv8-timer";
16262306a36Sopenharmony_ci		interrupts = <GIC_PPI 13
16362306a36Sopenharmony_ci			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
16462306a36Sopenharmony_ci			     <GIC_PPI 14
16562306a36Sopenharmony_ci			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
16662306a36Sopenharmony_ci			     <GIC_PPI 11
16762306a36Sopenharmony_ci			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
16862306a36Sopenharmony_ci			     <GIC_PPI 10
16962306a36Sopenharmony_ci			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
17062306a36Sopenharmony_ci	};
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	xin24m: oscillator {
17362306a36Sopenharmony_ci		compatible = "fixed-clock";
17462306a36Sopenharmony_ci		clock-frequency = <24000000>;
17562306a36Sopenharmony_ci		clock-output-names = "xin24m";
17662306a36Sopenharmony_ci		#clock-cells = <0>;
17762306a36Sopenharmony_ci	};
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	sdmmc: mmc@ff0c0000 {
18062306a36Sopenharmony_ci		compatible = "rockchip,rk3368-dw-mshc", "rockchip,rk3288-dw-mshc";
18162306a36Sopenharmony_ci		reg = <0x0 0xff0c0000 0x0 0x4000>;
18262306a36Sopenharmony_ci		max-frequency = <150000000>;
18362306a36Sopenharmony_ci		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
18462306a36Sopenharmony_ci			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
18562306a36Sopenharmony_ci		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
18662306a36Sopenharmony_ci		fifo-depth = <0x100>;
18762306a36Sopenharmony_ci		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
18862306a36Sopenharmony_ci		resets = <&cru SRST_MMC0>;
18962306a36Sopenharmony_ci		reset-names = "reset";
19062306a36Sopenharmony_ci		status = "disabled";
19162306a36Sopenharmony_ci	};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	sdio0: mmc@ff0d0000 {
19462306a36Sopenharmony_ci		compatible = "rockchip,rk3368-dw-mshc", "rockchip,rk3288-dw-mshc";
19562306a36Sopenharmony_ci		reg = <0x0 0xff0d0000 0x0 0x4000>;
19662306a36Sopenharmony_ci		max-frequency = <150000000>;
19762306a36Sopenharmony_ci		clocks = <&cru HCLK_SDIO0>, <&cru SCLK_SDIO0>,
19862306a36Sopenharmony_ci			 <&cru SCLK_SDIO0_DRV>, <&cru SCLK_SDIO0_SAMPLE>;
19962306a36Sopenharmony_ci		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
20062306a36Sopenharmony_ci		fifo-depth = <0x100>;
20162306a36Sopenharmony_ci		interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
20262306a36Sopenharmony_ci		resets = <&cru SRST_SDIO0>;
20362306a36Sopenharmony_ci		reset-names = "reset";
20462306a36Sopenharmony_ci		status = "disabled";
20562306a36Sopenharmony_ci	};
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	emmc: mmc@ff0f0000 {
20862306a36Sopenharmony_ci		compatible = "rockchip,rk3368-dw-mshc", "rockchip,rk3288-dw-mshc";
20962306a36Sopenharmony_ci		reg = <0x0 0xff0f0000 0x0 0x4000>;
21062306a36Sopenharmony_ci		max-frequency = <150000000>;
21162306a36Sopenharmony_ci		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
21262306a36Sopenharmony_ci			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
21362306a36Sopenharmony_ci		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
21462306a36Sopenharmony_ci		fifo-depth = <0x100>;
21562306a36Sopenharmony_ci		interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
21662306a36Sopenharmony_ci		resets = <&cru SRST_EMMC>;
21762306a36Sopenharmony_ci		reset-names = "reset";
21862306a36Sopenharmony_ci		status = "disabled";
21962306a36Sopenharmony_ci	};
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	saradc: saradc@ff100000 {
22262306a36Sopenharmony_ci		compatible = "rockchip,saradc";
22362306a36Sopenharmony_ci		reg = <0x0 0xff100000 0x0 0x100>;
22462306a36Sopenharmony_ci		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
22562306a36Sopenharmony_ci		#io-channel-cells = <1>;
22662306a36Sopenharmony_ci		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
22762306a36Sopenharmony_ci		clock-names = "saradc", "apb_pclk";
22862306a36Sopenharmony_ci		resets = <&cru SRST_SARADC>;
22962306a36Sopenharmony_ci		reset-names = "saradc-apb";
23062306a36Sopenharmony_ci		status = "disabled";
23162306a36Sopenharmony_ci	};
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci	spi0: spi@ff110000 {
23462306a36Sopenharmony_ci		compatible = "rockchip,rk3368-spi", "rockchip,rk3066-spi";
23562306a36Sopenharmony_ci		reg = <0x0 0xff110000 0x0 0x1000>;
23662306a36Sopenharmony_ci		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
23762306a36Sopenharmony_ci		clock-names = "spiclk", "apb_pclk";
23862306a36Sopenharmony_ci		interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
23962306a36Sopenharmony_ci		pinctrl-names = "default";
24062306a36Sopenharmony_ci		pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
24162306a36Sopenharmony_ci		#address-cells = <1>;
24262306a36Sopenharmony_ci		#size-cells = <0>;
24362306a36Sopenharmony_ci		status = "disabled";
24462306a36Sopenharmony_ci	};
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	spi1: spi@ff120000 {
24762306a36Sopenharmony_ci		compatible = "rockchip,rk3368-spi", "rockchip,rk3066-spi";
24862306a36Sopenharmony_ci		reg = <0x0 0xff120000 0x0 0x1000>;
24962306a36Sopenharmony_ci		clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
25062306a36Sopenharmony_ci		clock-names = "spiclk", "apb_pclk";
25162306a36Sopenharmony_ci		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
25262306a36Sopenharmony_ci		pinctrl-names = "default";
25362306a36Sopenharmony_ci		pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
25462306a36Sopenharmony_ci		#address-cells = <1>;
25562306a36Sopenharmony_ci		#size-cells = <0>;
25662306a36Sopenharmony_ci		status = "disabled";
25762306a36Sopenharmony_ci	};
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	spi2: spi@ff130000 {
26062306a36Sopenharmony_ci		compatible = "rockchip,rk3368-spi", "rockchip,rk3066-spi";
26162306a36Sopenharmony_ci		reg = <0x0 0xff130000 0x0 0x1000>;
26262306a36Sopenharmony_ci		clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
26362306a36Sopenharmony_ci		clock-names = "spiclk", "apb_pclk";
26462306a36Sopenharmony_ci		interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
26562306a36Sopenharmony_ci		pinctrl-names = "default";
26662306a36Sopenharmony_ci		pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
26762306a36Sopenharmony_ci		#address-cells = <1>;
26862306a36Sopenharmony_ci		#size-cells = <0>;
26962306a36Sopenharmony_ci		status = "disabled";
27062306a36Sopenharmony_ci	};
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	i2c2: i2c@ff140000 {
27362306a36Sopenharmony_ci		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
27462306a36Sopenharmony_ci		reg = <0x0 0xff140000 0x0 0x1000>;
27562306a36Sopenharmony_ci		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
27662306a36Sopenharmony_ci		#address-cells = <1>;
27762306a36Sopenharmony_ci		#size-cells = <0>;
27862306a36Sopenharmony_ci		clock-names = "i2c";
27962306a36Sopenharmony_ci		clocks = <&cru PCLK_I2C2>;
28062306a36Sopenharmony_ci		pinctrl-names = "default";
28162306a36Sopenharmony_ci		pinctrl-0 = <&i2c2_xfer>;
28262306a36Sopenharmony_ci		status = "disabled";
28362306a36Sopenharmony_ci	};
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	i2c3: i2c@ff150000 {
28662306a36Sopenharmony_ci		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
28762306a36Sopenharmony_ci		reg = <0x0 0xff150000 0x0 0x1000>;
28862306a36Sopenharmony_ci		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
28962306a36Sopenharmony_ci		#address-cells = <1>;
29062306a36Sopenharmony_ci		#size-cells = <0>;
29162306a36Sopenharmony_ci		clock-names = "i2c";
29262306a36Sopenharmony_ci		clocks = <&cru PCLK_I2C3>;
29362306a36Sopenharmony_ci		pinctrl-names = "default";
29462306a36Sopenharmony_ci		pinctrl-0 = <&i2c3_xfer>;
29562306a36Sopenharmony_ci		status = "disabled";
29662306a36Sopenharmony_ci	};
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci	i2c4: i2c@ff160000 {
29962306a36Sopenharmony_ci		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
30062306a36Sopenharmony_ci		reg = <0x0 0xff160000 0x0 0x1000>;
30162306a36Sopenharmony_ci		interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
30262306a36Sopenharmony_ci		#address-cells = <1>;
30362306a36Sopenharmony_ci		#size-cells = <0>;
30462306a36Sopenharmony_ci		clock-names = "i2c";
30562306a36Sopenharmony_ci		clocks = <&cru PCLK_I2C4>;
30662306a36Sopenharmony_ci		pinctrl-names = "default";
30762306a36Sopenharmony_ci		pinctrl-0 = <&i2c4_xfer>;
30862306a36Sopenharmony_ci		status = "disabled";
30962306a36Sopenharmony_ci	};
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci	i2c5: i2c@ff170000 {
31262306a36Sopenharmony_ci		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
31362306a36Sopenharmony_ci		reg = <0x0 0xff170000 0x0 0x1000>;
31462306a36Sopenharmony_ci		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
31562306a36Sopenharmony_ci		#address-cells = <1>;
31662306a36Sopenharmony_ci		#size-cells = <0>;
31762306a36Sopenharmony_ci		clock-names = "i2c";
31862306a36Sopenharmony_ci		clocks = <&cru PCLK_I2C5>;
31962306a36Sopenharmony_ci		pinctrl-names = "default";
32062306a36Sopenharmony_ci		pinctrl-0 = <&i2c5_xfer>;
32162306a36Sopenharmony_ci		status = "disabled";
32262306a36Sopenharmony_ci	};
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_ci	uart0: serial@ff180000 {
32562306a36Sopenharmony_ci		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
32662306a36Sopenharmony_ci		reg = <0x0 0xff180000 0x0 0x100>;
32762306a36Sopenharmony_ci		clock-frequency = <24000000>;
32862306a36Sopenharmony_ci		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
32962306a36Sopenharmony_ci		clock-names = "baudclk", "apb_pclk";
33062306a36Sopenharmony_ci		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
33162306a36Sopenharmony_ci		reg-shift = <2>;
33262306a36Sopenharmony_ci		reg-io-width = <4>;
33362306a36Sopenharmony_ci		status = "disabled";
33462306a36Sopenharmony_ci	};
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci	uart1: serial@ff190000 {
33762306a36Sopenharmony_ci		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
33862306a36Sopenharmony_ci		reg = <0x0 0xff190000 0x0 0x100>;
33962306a36Sopenharmony_ci		clock-frequency = <24000000>;
34062306a36Sopenharmony_ci		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
34162306a36Sopenharmony_ci		clock-names = "baudclk", "apb_pclk";
34262306a36Sopenharmony_ci		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
34362306a36Sopenharmony_ci		reg-shift = <2>;
34462306a36Sopenharmony_ci		reg-io-width = <4>;
34562306a36Sopenharmony_ci		status = "disabled";
34662306a36Sopenharmony_ci	};
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	uart3: serial@ff1b0000 {
34962306a36Sopenharmony_ci		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
35062306a36Sopenharmony_ci		reg = <0x0 0xff1b0000 0x0 0x100>;
35162306a36Sopenharmony_ci		clock-frequency = <24000000>;
35262306a36Sopenharmony_ci		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
35362306a36Sopenharmony_ci		clock-names = "baudclk", "apb_pclk";
35462306a36Sopenharmony_ci		interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
35562306a36Sopenharmony_ci		reg-shift = <2>;
35662306a36Sopenharmony_ci		reg-io-width = <4>;
35762306a36Sopenharmony_ci		status = "disabled";
35862306a36Sopenharmony_ci	};
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	uart4: serial@ff1c0000 {
36162306a36Sopenharmony_ci		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
36262306a36Sopenharmony_ci		reg = <0x0 0xff1c0000 0x0 0x100>;
36362306a36Sopenharmony_ci		clock-frequency = <24000000>;
36462306a36Sopenharmony_ci		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
36562306a36Sopenharmony_ci		clock-names = "baudclk", "apb_pclk";
36662306a36Sopenharmony_ci		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
36762306a36Sopenharmony_ci		reg-shift = <2>;
36862306a36Sopenharmony_ci		reg-io-width = <4>;
36962306a36Sopenharmony_ci		status = "disabled";
37062306a36Sopenharmony_ci	};
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	dmac_peri: dma-controller@ff250000 {
37362306a36Sopenharmony_ci		compatible = "arm,pl330", "arm,primecell";
37462306a36Sopenharmony_ci		reg = <0x0 0xff250000 0x0 0x4000>;
37562306a36Sopenharmony_ci		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
37662306a36Sopenharmony_ci			     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
37762306a36Sopenharmony_ci		#dma-cells = <1>;
37862306a36Sopenharmony_ci		arm,pl330-broken-no-flushp;
37962306a36Sopenharmony_ci		arm,pl330-periph-burst;
38062306a36Sopenharmony_ci		clocks = <&cru ACLK_DMAC_PERI>;
38162306a36Sopenharmony_ci		clock-names = "apb_pclk";
38262306a36Sopenharmony_ci	};
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci	thermal-zones {
38562306a36Sopenharmony_ci		cpu_thermal: cpu-thermal {
38662306a36Sopenharmony_ci			polling-delay-passive = <100>; /* milliseconds */
38762306a36Sopenharmony_ci			polling-delay = <5000>; /* milliseconds */
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci			thermal-sensors = <&tsadc 0>;
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci			trips {
39262306a36Sopenharmony_ci				cpu_alert0: cpu_alert0 {
39362306a36Sopenharmony_ci					temperature = <75000>; /* millicelsius */
39462306a36Sopenharmony_ci					hysteresis = <2000>; /* millicelsius */
39562306a36Sopenharmony_ci					type = "passive";
39662306a36Sopenharmony_ci				};
39762306a36Sopenharmony_ci				cpu_alert1: cpu_alert1 {
39862306a36Sopenharmony_ci					temperature = <80000>; /* millicelsius */
39962306a36Sopenharmony_ci					hysteresis = <2000>; /* millicelsius */
40062306a36Sopenharmony_ci					type = "passive";
40162306a36Sopenharmony_ci				};
40262306a36Sopenharmony_ci				cpu_crit: cpu_crit {
40362306a36Sopenharmony_ci					temperature = <95000>; /* millicelsius */
40462306a36Sopenharmony_ci					hysteresis = <2000>; /* millicelsius */
40562306a36Sopenharmony_ci					type = "critical";
40662306a36Sopenharmony_ci				};
40762306a36Sopenharmony_ci			};
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci			cooling-maps {
41062306a36Sopenharmony_ci				map0 {
41162306a36Sopenharmony_ci					trip = <&cpu_alert0>;
41262306a36Sopenharmony_ci					cooling-device =
41362306a36Sopenharmony_ci					<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
41462306a36Sopenharmony_ci					<&cpu_b1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
41562306a36Sopenharmony_ci					<&cpu_b2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
41662306a36Sopenharmony_ci					<&cpu_b3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
41762306a36Sopenharmony_ci				};
41862306a36Sopenharmony_ci				map1 {
41962306a36Sopenharmony_ci					trip = <&cpu_alert1>;
42062306a36Sopenharmony_ci					cooling-device =
42162306a36Sopenharmony_ci					<&cpu_l0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
42262306a36Sopenharmony_ci					<&cpu_l1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
42362306a36Sopenharmony_ci					<&cpu_l2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
42462306a36Sopenharmony_ci					<&cpu_l3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
42562306a36Sopenharmony_ci				};
42662306a36Sopenharmony_ci			};
42762306a36Sopenharmony_ci		};
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_ci		gpu_thermal: gpu-thermal {
43062306a36Sopenharmony_ci			polling-delay-passive = <100>; /* milliseconds */
43162306a36Sopenharmony_ci			polling-delay = <5000>; /* milliseconds */
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci			thermal-sensors = <&tsadc 1>;
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_ci			trips {
43662306a36Sopenharmony_ci				gpu_alert0: gpu_alert0 {
43762306a36Sopenharmony_ci					temperature = <80000>; /* millicelsius */
43862306a36Sopenharmony_ci					hysteresis = <2000>; /* millicelsius */
43962306a36Sopenharmony_ci					type = "passive";
44062306a36Sopenharmony_ci				};
44162306a36Sopenharmony_ci				gpu_crit: gpu_crit {
44262306a36Sopenharmony_ci					temperature = <115000>; /* millicelsius */
44362306a36Sopenharmony_ci					hysteresis = <2000>; /* millicelsius */
44462306a36Sopenharmony_ci					type = "critical";
44562306a36Sopenharmony_ci				};
44662306a36Sopenharmony_ci			};
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci			cooling-maps {
44962306a36Sopenharmony_ci				map0 {
45062306a36Sopenharmony_ci					trip = <&gpu_alert0>;
45162306a36Sopenharmony_ci					cooling-device =
45262306a36Sopenharmony_ci					<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
45362306a36Sopenharmony_ci					<&cpu_b1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
45462306a36Sopenharmony_ci					<&cpu_b2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
45562306a36Sopenharmony_ci					<&cpu_b3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
45662306a36Sopenharmony_ci				};
45762306a36Sopenharmony_ci			};
45862306a36Sopenharmony_ci		};
45962306a36Sopenharmony_ci	};
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_ci	tsadc: tsadc@ff280000 {
46262306a36Sopenharmony_ci		compatible = "rockchip,rk3368-tsadc";
46362306a36Sopenharmony_ci		reg = <0x0 0xff280000 0x0 0x100>;
46462306a36Sopenharmony_ci		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
46562306a36Sopenharmony_ci		clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
46662306a36Sopenharmony_ci		clock-names = "tsadc", "apb_pclk";
46762306a36Sopenharmony_ci		resets = <&cru SRST_TSADC>;
46862306a36Sopenharmony_ci		reset-names = "tsadc-apb";
46962306a36Sopenharmony_ci		pinctrl-names = "init", "default", "sleep";
47062306a36Sopenharmony_ci		pinctrl-0 = <&otp_pin>;
47162306a36Sopenharmony_ci		pinctrl-1 = <&otp_out>;
47262306a36Sopenharmony_ci		pinctrl-2 = <&otp_pin>;
47362306a36Sopenharmony_ci		#thermal-sensor-cells = <1>;
47462306a36Sopenharmony_ci		rockchip,hw-tshut-temp = <95000>;
47562306a36Sopenharmony_ci		status = "disabled";
47662306a36Sopenharmony_ci	};
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci	gmac: ethernet@ff290000 {
47962306a36Sopenharmony_ci		compatible = "rockchip,rk3368-gmac";
48062306a36Sopenharmony_ci		reg = <0x0 0xff290000 0x0 0x10000>;
48162306a36Sopenharmony_ci		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
48262306a36Sopenharmony_ci		interrupt-names = "macirq";
48362306a36Sopenharmony_ci		rockchip,grf = <&grf>;
48462306a36Sopenharmony_ci		clocks = <&cru SCLK_MAC>,
48562306a36Sopenharmony_ci			<&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>,
48662306a36Sopenharmony_ci			<&cru SCLK_MACREF>, <&cru SCLK_MACREF_OUT>,
48762306a36Sopenharmony_ci			<&cru ACLK_GMAC>, <&cru PCLK_GMAC>;
48862306a36Sopenharmony_ci		clock-names = "stmmaceth",
48962306a36Sopenharmony_ci			"mac_clk_rx", "mac_clk_tx",
49062306a36Sopenharmony_ci			"clk_mac_ref", "clk_mac_refout",
49162306a36Sopenharmony_ci			"aclk_mac", "pclk_mac";
49262306a36Sopenharmony_ci		status = "disabled";
49362306a36Sopenharmony_ci	};
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_ci	usb_host0_ehci: usb@ff500000 {
49662306a36Sopenharmony_ci		compatible = "generic-ehci";
49762306a36Sopenharmony_ci		reg = <0x0 0xff500000 0x0 0x100>;
49862306a36Sopenharmony_ci		interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
49962306a36Sopenharmony_ci		clocks = <&cru HCLK_HOST0>;
50062306a36Sopenharmony_ci		status = "disabled";
50162306a36Sopenharmony_ci	};
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_ci	usb_otg: usb@ff580000 {
50462306a36Sopenharmony_ci		compatible = "rockchip,rk3368-usb", "rockchip,rk3066-usb",
50562306a36Sopenharmony_ci				"snps,dwc2";
50662306a36Sopenharmony_ci		reg = <0x0 0xff580000 0x0 0x40000>;
50762306a36Sopenharmony_ci		interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
50862306a36Sopenharmony_ci		clocks = <&cru HCLK_OTG0>;
50962306a36Sopenharmony_ci		clock-names = "otg";
51062306a36Sopenharmony_ci		dr_mode = "otg";
51162306a36Sopenharmony_ci		g-np-tx-fifo-size = <16>;
51262306a36Sopenharmony_ci		g-rx-fifo-size = <275>;
51362306a36Sopenharmony_ci		g-tx-fifo-size = <256 128 128 64 64 32>;
51462306a36Sopenharmony_ci		status = "disabled";
51562306a36Sopenharmony_ci	};
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_ci	dmac_bus: dma-controller@ff600000 {
51862306a36Sopenharmony_ci		compatible = "arm,pl330", "arm,primecell";
51962306a36Sopenharmony_ci		reg = <0x0 0xff600000 0x0 0x4000>;
52062306a36Sopenharmony_ci		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
52162306a36Sopenharmony_ci			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
52262306a36Sopenharmony_ci		#dma-cells = <1>;
52362306a36Sopenharmony_ci		arm,pl330-broken-no-flushp;
52462306a36Sopenharmony_ci		arm,pl330-periph-burst;
52562306a36Sopenharmony_ci		clocks = <&cru ACLK_DMAC_BUS>;
52662306a36Sopenharmony_ci		clock-names = "apb_pclk";
52762306a36Sopenharmony_ci	};
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_ci	i2c0: i2c@ff650000 {
53062306a36Sopenharmony_ci		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
53162306a36Sopenharmony_ci		reg = <0x0 0xff650000 0x0 0x1000>;
53262306a36Sopenharmony_ci		clocks = <&cru PCLK_I2C0>;
53362306a36Sopenharmony_ci		clock-names = "i2c";
53462306a36Sopenharmony_ci		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
53562306a36Sopenharmony_ci		pinctrl-names = "default";
53662306a36Sopenharmony_ci		pinctrl-0 = <&i2c0_xfer>;
53762306a36Sopenharmony_ci		#address-cells = <1>;
53862306a36Sopenharmony_ci		#size-cells = <0>;
53962306a36Sopenharmony_ci		status = "disabled";
54062306a36Sopenharmony_ci	};
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_ci	i2c1: i2c@ff660000 {
54362306a36Sopenharmony_ci		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
54462306a36Sopenharmony_ci		reg = <0x0 0xff660000 0x0 0x1000>;
54562306a36Sopenharmony_ci		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
54662306a36Sopenharmony_ci		#address-cells = <1>;
54762306a36Sopenharmony_ci		#size-cells = <0>;
54862306a36Sopenharmony_ci		clock-names = "i2c";
54962306a36Sopenharmony_ci		clocks = <&cru PCLK_I2C1>;
55062306a36Sopenharmony_ci		pinctrl-names = "default";
55162306a36Sopenharmony_ci		pinctrl-0 = <&i2c1_xfer>;
55262306a36Sopenharmony_ci		status = "disabled";
55362306a36Sopenharmony_ci	};
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	pwm0: pwm@ff680000 {
55662306a36Sopenharmony_ci		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
55762306a36Sopenharmony_ci		reg = <0x0 0xff680000 0x0 0x10>;
55862306a36Sopenharmony_ci		#pwm-cells = <3>;
55962306a36Sopenharmony_ci		pinctrl-names = "default";
56062306a36Sopenharmony_ci		pinctrl-0 = <&pwm0_pin>;
56162306a36Sopenharmony_ci		clocks = <&cru PCLK_PWM1>;
56262306a36Sopenharmony_ci		status = "disabled";
56362306a36Sopenharmony_ci	};
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci	pwm1: pwm@ff680010 {
56662306a36Sopenharmony_ci		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
56762306a36Sopenharmony_ci		reg = <0x0 0xff680010 0x0 0x10>;
56862306a36Sopenharmony_ci		#pwm-cells = <3>;
56962306a36Sopenharmony_ci		pinctrl-names = "default";
57062306a36Sopenharmony_ci		pinctrl-0 = <&pwm1_pin>;
57162306a36Sopenharmony_ci		clocks = <&cru PCLK_PWM1>;
57262306a36Sopenharmony_ci		status = "disabled";
57362306a36Sopenharmony_ci	};
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	pwm2: pwm@ff680020 {
57662306a36Sopenharmony_ci		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
57762306a36Sopenharmony_ci		reg = <0x0 0xff680020 0x0 0x10>;
57862306a36Sopenharmony_ci		#pwm-cells = <3>;
57962306a36Sopenharmony_ci		clocks = <&cru PCLK_PWM1>;
58062306a36Sopenharmony_ci		status = "disabled";
58162306a36Sopenharmony_ci	};
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_ci	pwm3: pwm@ff680030 {
58462306a36Sopenharmony_ci		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
58562306a36Sopenharmony_ci		reg = <0x0 0xff680030 0x0 0x10>;
58662306a36Sopenharmony_ci		#pwm-cells = <3>;
58762306a36Sopenharmony_ci		pinctrl-names = "default";
58862306a36Sopenharmony_ci		pinctrl-0 = <&pwm3_pin>;
58962306a36Sopenharmony_ci		clocks = <&cru PCLK_PWM1>;
59062306a36Sopenharmony_ci		status = "disabled";
59162306a36Sopenharmony_ci	};
59262306a36Sopenharmony_ci
59362306a36Sopenharmony_ci	uart2: serial@ff690000 {
59462306a36Sopenharmony_ci		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
59562306a36Sopenharmony_ci		reg = <0x0 0xff690000 0x0 0x100>;
59662306a36Sopenharmony_ci		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
59762306a36Sopenharmony_ci		clock-names = "baudclk", "apb_pclk";
59862306a36Sopenharmony_ci		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
59962306a36Sopenharmony_ci		pinctrl-names = "default";
60062306a36Sopenharmony_ci		pinctrl-0 = <&uart2_xfer>;
60162306a36Sopenharmony_ci		reg-shift = <2>;
60262306a36Sopenharmony_ci		reg-io-width = <4>;
60362306a36Sopenharmony_ci		status = "disabled";
60462306a36Sopenharmony_ci	};
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_ci	mbox: mbox@ff6b0000 {
60762306a36Sopenharmony_ci		compatible = "rockchip,rk3368-mailbox";
60862306a36Sopenharmony_ci		reg = <0x0 0xff6b0000 0x0 0x1000>;
60962306a36Sopenharmony_ci		interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
61062306a36Sopenharmony_ci			     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
61162306a36Sopenharmony_ci			     <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
61262306a36Sopenharmony_ci			     <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
61362306a36Sopenharmony_ci		clocks = <&cru PCLK_MAILBOX>;
61462306a36Sopenharmony_ci		clock-names = "pclk_mailbox";
61562306a36Sopenharmony_ci		#mbox-cells = <1>;
61662306a36Sopenharmony_ci		status = "disabled";
61762306a36Sopenharmony_ci	};
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_ci	pmu: power-management@ff730000 {
62062306a36Sopenharmony_ci		compatible = "rockchip,rk3368-pmu", "syscon", "simple-mfd";
62162306a36Sopenharmony_ci		reg = <0x0 0xff730000 0x0 0x1000>;
62262306a36Sopenharmony_ci
62362306a36Sopenharmony_ci		power: power-controller {
62462306a36Sopenharmony_ci			compatible = "rockchip,rk3368-power-controller";
62562306a36Sopenharmony_ci			#power-domain-cells = <1>;
62662306a36Sopenharmony_ci			#address-cells = <1>;
62762306a36Sopenharmony_ci			#size-cells = <0>;
62862306a36Sopenharmony_ci
62962306a36Sopenharmony_ci			/*
63062306a36Sopenharmony_ci			 * Note: Although SCLK_* are the working clocks
63162306a36Sopenharmony_ci			 * of device without including on the NOC, needed for
63262306a36Sopenharmony_ci			 * synchronous reset.
63362306a36Sopenharmony_ci			 *
63462306a36Sopenharmony_ci			 * The clocks on the which NOC:
63562306a36Sopenharmony_ci			 * ACLK_IEP/ACLK_VIP/ACLK_VOP0 are on ACLK_VIO0_NIU.
63662306a36Sopenharmony_ci			 * ACLK_ISP/ACLK_VOP1 are on ACLK_VIO1_NIU.
63762306a36Sopenharmony_ci			 * ACLK_RGA is on ACLK_RGA_NIU.
63862306a36Sopenharmony_ci			 * The others (HCLK_*,PLCK_*) are on HCLK_VIO_NIU.
63962306a36Sopenharmony_ci			 *
64062306a36Sopenharmony_ci			 * Which clock are device clocks:
64162306a36Sopenharmony_ci			 *	clocks		devices
64262306a36Sopenharmony_ci			 *	*_IEP		IEP:Image Enhancement Processor
64362306a36Sopenharmony_ci			 *	*_ISP		ISP:Image Signal Processing
64462306a36Sopenharmony_ci			 *	*_VIP		VIP:Video Input Processor
64562306a36Sopenharmony_ci			 *	*_VOP*		VOP:Visual Output Processor
64662306a36Sopenharmony_ci			 *	*_RGA		RGA
64762306a36Sopenharmony_ci			 *	*_EDP*		EDP
64862306a36Sopenharmony_ci			 *	*_DPHY*		LVDS
64962306a36Sopenharmony_ci			 *	*_HDMI		HDMI
65062306a36Sopenharmony_ci			 *	*_MIPI_*	MIPI
65162306a36Sopenharmony_ci			 */
65262306a36Sopenharmony_ci			power-domain@RK3368_PD_VIO {
65362306a36Sopenharmony_ci				reg = <RK3368_PD_VIO>;
65462306a36Sopenharmony_ci				clocks = <&cru ACLK_IEP>,
65562306a36Sopenharmony_ci					 <&cru ACLK_ISP>,
65662306a36Sopenharmony_ci					 <&cru ACLK_VIP>,
65762306a36Sopenharmony_ci					 <&cru ACLK_RGA>,
65862306a36Sopenharmony_ci					 <&cru ACLK_VOP>,
65962306a36Sopenharmony_ci					 <&cru ACLK_VOP_IEP>,
66062306a36Sopenharmony_ci					 <&cru DCLK_VOP>,
66162306a36Sopenharmony_ci					 <&cru HCLK_IEP>,
66262306a36Sopenharmony_ci					 <&cru HCLK_ISP>,
66362306a36Sopenharmony_ci					 <&cru HCLK_RGA>,
66462306a36Sopenharmony_ci					 <&cru HCLK_VIP>,
66562306a36Sopenharmony_ci					 <&cru HCLK_VOP>,
66662306a36Sopenharmony_ci					 <&cru HCLK_VIO_HDCPMMU>,
66762306a36Sopenharmony_ci					 <&cru PCLK_EDP_CTRL>,
66862306a36Sopenharmony_ci					 <&cru PCLK_HDMI_CTRL>,
66962306a36Sopenharmony_ci					 <&cru PCLK_HDCP>,
67062306a36Sopenharmony_ci					 <&cru PCLK_ISP>,
67162306a36Sopenharmony_ci					 <&cru PCLK_VIP>,
67262306a36Sopenharmony_ci					 <&cru PCLK_DPHYRX>,
67362306a36Sopenharmony_ci					 <&cru PCLK_DPHYTX0>,
67462306a36Sopenharmony_ci					 <&cru PCLK_MIPI_CSI>,
67562306a36Sopenharmony_ci					 <&cru PCLK_MIPI_DSI0>,
67662306a36Sopenharmony_ci					 <&cru SCLK_VOP0_PWM>,
67762306a36Sopenharmony_ci					 <&cru SCLK_EDP_24M>,
67862306a36Sopenharmony_ci					 <&cru SCLK_EDP>,
67962306a36Sopenharmony_ci					 <&cru SCLK_HDCP>,
68062306a36Sopenharmony_ci					 <&cru SCLK_ISP>,
68162306a36Sopenharmony_ci					 <&cru SCLK_RGA>,
68262306a36Sopenharmony_ci					 <&cru SCLK_HDMI_CEC>,
68362306a36Sopenharmony_ci					 <&cru SCLK_HDMI_HDCP>;
68462306a36Sopenharmony_ci				pm_qos = <&qos_iep>,
68562306a36Sopenharmony_ci					 <&qos_isp_r0>,
68662306a36Sopenharmony_ci					 <&qos_isp_r1>,
68762306a36Sopenharmony_ci					 <&qos_isp_w0>,
68862306a36Sopenharmony_ci					 <&qos_isp_w1>,
68962306a36Sopenharmony_ci					 <&qos_vip>,
69062306a36Sopenharmony_ci					 <&qos_vop>,
69162306a36Sopenharmony_ci					 <&qos_rga_r>,
69262306a36Sopenharmony_ci					 <&qos_rga_w>;
69362306a36Sopenharmony_ci				#power-domain-cells = <0>;
69462306a36Sopenharmony_ci			};
69562306a36Sopenharmony_ci
69662306a36Sopenharmony_ci			/*
69762306a36Sopenharmony_ci			 * Note: ACLK_VCODEC/HCLK_VCODEC are VCODEC
69862306a36Sopenharmony_ci			 * (video endecoder & decoder) clocks that on the
69962306a36Sopenharmony_ci			 * ACLK_VCODEC_NIU and HCLK_VCODEC_NIU (NOC).
70062306a36Sopenharmony_ci			 */
70162306a36Sopenharmony_ci			power-domain@RK3368_PD_VIDEO {
70262306a36Sopenharmony_ci				reg = <RK3368_PD_VIDEO>;
70362306a36Sopenharmony_ci				clocks = <&cru ACLK_VIDEO>,
70462306a36Sopenharmony_ci					 <&cru HCLK_VIDEO>,
70562306a36Sopenharmony_ci					 <&cru SCLK_HEVC_CABAC>,
70662306a36Sopenharmony_ci					 <&cru SCLK_HEVC_CORE>;
70762306a36Sopenharmony_ci				pm_qos = <&qos_hevc_r>,
70862306a36Sopenharmony_ci					 <&qos_vpu_r>,
70962306a36Sopenharmony_ci					 <&qos_vpu_w>;
71062306a36Sopenharmony_ci				#power-domain-cells = <0>;
71162306a36Sopenharmony_ci			};
71262306a36Sopenharmony_ci
71362306a36Sopenharmony_ci			/*
71462306a36Sopenharmony_ci			 * Note: ACLK_GPU is the GPU clock,
71562306a36Sopenharmony_ci			 * and on the ACLK_GPU_NIU (NOC).
71662306a36Sopenharmony_ci			 */
71762306a36Sopenharmony_ci			power-domain@RK3368_PD_GPU_1 {
71862306a36Sopenharmony_ci				reg = <RK3368_PD_GPU_1>;
71962306a36Sopenharmony_ci				clocks = <&cru ACLK_GPU_CFG>,
72062306a36Sopenharmony_ci					 <&cru ACLK_GPU_MEM>,
72162306a36Sopenharmony_ci					 <&cru SCLK_GPU_CORE>;
72262306a36Sopenharmony_ci				pm_qos = <&qos_gpu>;
72362306a36Sopenharmony_ci				#power-domain-cells = <0>;
72462306a36Sopenharmony_ci			};
72562306a36Sopenharmony_ci		};
72662306a36Sopenharmony_ci	};
72762306a36Sopenharmony_ci
72862306a36Sopenharmony_ci	pmugrf: syscon@ff738000 {
72962306a36Sopenharmony_ci		compatible = "rockchip,rk3368-pmugrf", "syscon", "simple-mfd";
73062306a36Sopenharmony_ci		reg = <0x0 0xff738000 0x0 0x1000>;
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci		pmu_io_domains: io-domains {
73362306a36Sopenharmony_ci			compatible = "rockchip,rk3368-pmu-io-voltage-domain";
73462306a36Sopenharmony_ci			status = "disabled";
73562306a36Sopenharmony_ci		};
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_ci		reboot-mode {
73862306a36Sopenharmony_ci			compatible = "syscon-reboot-mode";
73962306a36Sopenharmony_ci			offset = <0x200>;
74062306a36Sopenharmony_ci			mode-normal = <BOOT_NORMAL>;
74162306a36Sopenharmony_ci			mode-recovery = <BOOT_RECOVERY>;
74262306a36Sopenharmony_ci			mode-bootloader = <BOOT_FASTBOOT>;
74362306a36Sopenharmony_ci			mode-loader = <BOOT_BL_DOWNLOAD>;
74462306a36Sopenharmony_ci		};
74562306a36Sopenharmony_ci	};
74662306a36Sopenharmony_ci
74762306a36Sopenharmony_ci	cru: clock-controller@ff760000 {
74862306a36Sopenharmony_ci		compatible = "rockchip,rk3368-cru";
74962306a36Sopenharmony_ci		reg = <0x0 0xff760000 0x0 0x1000>;
75062306a36Sopenharmony_ci		clocks = <&xin24m>;
75162306a36Sopenharmony_ci		clock-names = "xin24m";
75262306a36Sopenharmony_ci		rockchip,grf = <&grf>;
75362306a36Sopenharmony_ci		#clock-cells = <1>;
75462306a36Sopenharmony_ci		#reset-cells = <1>;
75562306a36Sopenharmony_ci	};
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_ci	grf: syscon@ff770000 {
75862306a36Sopenharmony_ci		compatible = "rockchip,rk3368-grf", "syscon", "simple-mfd";
75962306a36Sopenharmony_ci		reg = <0x0 0xff770000 0x0 0x1000>;
76062306a36Sopenharmony_ci
76162306a36Sopenharmony_ci		io_domains: io-domains {
76262306a36Sopenharmony_ci			compatible = "rockchip,rk3368-io-voltage-domain";
76362306a36Sopenharmony_ci			status = "disabled";
76462306a36Sopenharmony_ci		};
76562306a36Sopenharmony_ci	};
76662306a36Sopenharmony_ci
76762306a36Sopenharmony_ci	wdt: watchdog@ff800000 {
76862306a36Sopenharmony_ci		compatible = "rockchip,rk3368-wdt", "snps,dw-wdt";
76962306a36Sopenharmony_ci		reg = <0x0 0xff800000 0x0 0x100>;
77062306a36Sopenharmony_ci		clocks = <&cru PCLK_WDT>;
77162306a36Sopenharmony_ci		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
77262306a36Sopenharmony_ci		status = "disabled";
77362306a36Sopenharmony_ci	};
77462306a36Sopenharmony_ci
77562306a36Sopenharmony_ci	timer0: timer@ff810000 {
77662306a36Sopenharmony_ci		compatible = "rockchip,rk3368-timer", "rockchip,rk3288-timer";
77762306a36Sopenharmony_ci		reg = <0x0 0xff810000 0x0 0x20>;
77862306a36Sopenharmony_ci		interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
77962306a36Sopenharmony_ci		clocks = <&cru PCLK_TIMER0>, <&cru SCLK_TIMER00>;
78062306a36Sopenharmony_ci		clock-names = "pclk", "timer";
78162306a36Sopenharmony_ci	};
78262306a36Sopenharmony_ci
78362306a36Sopenharmony_ci	spdif: spdif@ff880000 {
78462306a36Sopenharmony_ci		compatible = "rockchip,rk3368-spdif";
78562306a36Sopenharmony_ci		reg = <0x0 0xff880000 0x0 0x1000>;
78662306a36Sopenharmony_ci		interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
78762306a36Sopenharmony_ci		clocks = <&cru SCLK_SPDIF_8CH>, <&cru HCLK_SPDIF>;
78862306a36Sopenharmony_ci		clock-names = "mclk", "hclk";
78962306a36Sopenharmony_ci		dmas = <&dmac_bus 3>;
79062306a36Sopenharmony_ci		dma-names = "tx";
79162306a36Sopenharmony_ci		pinctrl-names = "default";
79262306a36Sopenharmony_ci		pinctrl-0 = <&spdif_tx>;
79362306a36Sopenharmony_ci		status = "disabled";
79462306a36Sopenharmony_ci	};
79562306a36Sopenharmony_ci
79662306a36Sopenharmony_ci	i2s_2ch: i2s-2ch@ff890000 {
79762306a36Sopenharmony_ci		compatible = "rockchip,rk3368-i2s", "rockchip,rk3066-i2s";
79862306a36Sopenharmony_ci		reg = <0x0 0xff890000 0x0 0x1000>;
79962306a36Sopenharmony_ci		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
80062306a36Sopenharmony_ci		clock-names = "i2s_clk", "i2s_hclk";
80162306a36Sopenharmony_ci		clocks = <&cru SCLK_I2S_2CH>, <&cru HCLK_I2S_2CH>;
80262306a36Sopenharmony_ci		dmas = <&dmac_bus 6>, <&dmac_bus 7>;
80362306a36Sopenharmony_ci		dma-names = "tx", "rx";
80462306a36Sopenharmony_ci		status = "disabled";
80562306a36Sopenharmony_ci	};
80662306a36Sopenharmony_ci
80762306a36Sopenharmony_ci	i2s_8ch: i2s-8ch@ff898000 {
80862306a36Sopenharmony_ci		compatible = "rockchip,rk3368-i2s", "rockchip,rk3066-i2s";
80962306a36Sopenharmony_ci		reg = <0x0 0xff898000 0x0 0x1000>;
81062306a36Sopenharmony_ci		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
81162306a36Sopenharmony_ci		clock-names = "i2s_clk", "i2s_hclk";
81262306a36Sopenharmony_ci		clocks = <&cru SCLK_I2S_8CH>, <&cru HCLK_I2S_8CH>;
81362306a36Sopenharmony_ci		dmas = <&dmac_bus 0>, <&dmac_bus 1>;
81462306a36Sopenharmony_ci		dma-names = "tx", "rx";
81562306a36Sopenharmony_ci		pinctrl-names = "default";
81662306a36Sopenharmony_ci		pinctrl-0 = <&i2s_8ch_bus>;
81762306a36Sopenharmony_ci		status = "disabled";
81862306a36Sopenharmony_ci	};
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_ci	iep_mmu: iommu@ff900800 {
82162306a36Sopenharmony_ci		compatible = "rockchip,iommu";
82262306a36Sopenharmony_ci		reg = <0x0 0xff900800 0x0 0x100>;
82362306a36Sopenharmony_ci		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
82462306a36Sopenharmony_ci		clocks = <&cru ACLK_IEP>, <&cru HCLK_IEP>;
82562306a36Sopenharmony_ci		clock-names = "aclk", "iface";
82662306a36Sopenharmony_ci		power-domains = <&power RK3368_PD_VIO>;
82762306a36Sopenharmony_ci		#iommu-cells = <0>;
82862306a36Sopenharmony_ci		status = "disabled";
82962306a36Sopenharmony_ci	};
83062306a36Sopenharmony_ci
83162306a36Sopenharmony_ci	isp_mmu: iommu@ff914000 {
83262306a36Sopenharmony_ci		compatible = "rockchip,iommu";
83362306a36Sopenharmony_ci		reg = <0x0 0xff914000 0x0 0x100>,
83462306a36Sopenharmony_ci		      <0x0 0xff915000 0x0 0x100>;
83562306a36Sopenharmony_ci		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
83662306a36Sopenharmony_ci		clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>;
83762306a36Sopenharmony_ci		clock-names = "aclk", "iface";
83862306a36Sopenharmony_ci		#iommu-cells = <0>;
83962306a36Sopenharmony_ci		power-domains = <&power RK3368_PD_VIO>;
84062306a36Sopenharmony_ci		rockchip,disable-mmu-reset;
84162306a36Sopenharmony_ci		status = "disabled";
84262306a36Sopenharmony_ci	};
84362306a36Sopenharmony_ci
84462306a36Sopenharmony_ci	vop_mmu: iommu@ff930300 {
84562306a36Sopenharmony_ci		compatible = "rockchip,iommu";
84662306a36Sopenharmony_ci		reg = <0x0 0xff930300 0x0 0x100>;
84762306a36Sopenharmony_ci		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
84862306a36Sopenharmony_ci		clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>;
84962306a36Sopenharmony_ci		clock-names = "aclk", "iface";
85062306a36Sopenharmony_ci		power-domains = <&power RK3368_PD_VIO>;
85162306a36Sopenharmony_ci		#iommu-cells = <0>;
85262306a36Sopenharmony_ci		status = "disabled";
85362306a36Sopenharmony_ci	};
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_ci	hevc_mmu: iommu@ff9a0440 {
85662306a36Sopenharmony_ci		compatible = "rockchip,iommu";
85762306a36Sopenharmony_ci		reg = <0x0 0xff9a0440 0x0 0x40>,
85862306a36Sopenharmony_ci		      <0x0 0xff9a0480 0x0 0x40>;
85962306a36Sopenharmony_ci		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
86062306a36Sopenharmony_ci		clocks = <&cru ACLK_VIDEO>, <&cru HCLK_VIDEO>;
86162306a36Sopenharmony_ci		clock-names = "aclk", "iface";
86262306a36Sopenharmony_ci		#iommu-cells = <0>;
86362306a36Sopenharmony_ci		status = "disabled";
86462306a36Sopenharmony_ci	};
86562306a36Sopenharmony_ci
86662306a36Sopenharmony_ci	vpu_mmu: iommu@ff9a0800 {
86762306a36Sopenharmony_ci		compatible = "rockchip,iommu";
86862306a36Sopenharmony_ci		reg = <0x0 0xff9a0800 0x0 0x100>;
86962306a36Sopenharmony_ci		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
87062306a36Sopenharmony_ci			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
87162306a36Sopenharmony_ci		clocks = <&cru ACLK_VIDEO>, <&cru HCLK_VIDEO>;
87262306a36Sopenharmony_ci		clock-names = "aclk", "iface";
87362306a36Sopenharmony_ci		#iommu-cells = <0>;
87462306a36Sopenharmony_ci		status = "disabled";
87562306a36Sopenharmony_ci	};
87662306a36Sopenharmony_ci
87762306a36Sopenharmony_ci	qos_iep: qos@ffad0000 {
87862306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
87962306a36Sopenharmony_ci		reg = <0x0 0xffad0000 0x0 0x20>;
88062306a36Sopenharmony_ci	};
88162306a36Sopenharmony_ci
88262306a36Sopenharmony_ci	qos_isp_r0: qos@ffad0080 {
88362306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
88462306a36Sopenharmony_ci		reg = <0x0 0xffad0080 0x0 0x20>;
88562306a36Sopenharmony_ci	};
88662306a36Sopenharmony_ci
88762306a36Sopenharmony_ci	qos_isp_r1: qos@ffad0100 {
88862306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
88962306a36Sopenharmony_ci		reg = <0x0 0xffad0100 0x0 0x20>;
89062306a36Sopenharmony_ci	};
89162306a36Sopenharmony_ci
89262306a36Sopenharmony_ci	qos_isp_w0: qos@ffad0180 {
89362306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
89462306a36Sopenharmony_ci		reg = <0x0 0xffad0180 0x0 0x20>;
89562306a36Sopenharmony_ci	};
89662306a36Sopenharmony_ci
89762306a36Sopenharmony_ci	qos_isp_w1: qos@ffad0200 {
89862306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
89962306a36Sopenharmony_ci		reg = <0x0 0xffad0200 0x0 0x20>;
90062306a36Sopenharmony_ci	};
90162306a36Sopenharmony_ci
90262306a36Sopenharmony_ci	qos_vip: qos@ffad0280 {
90362306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
90462306a36Sopenharmony_ci		reg = <0x0 0xffad0280 0x0 0x20>;
90562306a36Sopenharmony_ci	};
90662306a36Sopenharmony_ci
90762306a36Sopenharmony_ci	qos_vop: qos@ffad0300 {
90862306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
90962306a36Sopenharmony_ci		reg = <0x0 0xffad0300 0x0 0x20>;
91062306a36Sopenharmony_ci	};
91162306a36Sopenharmony_ci
91262306a36Sopenharmony_ci	qos_rga_r: qos@ffad0380 {
91362306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
91462306a36Sopenharmony_ci		reg = <0x0 0xffad0380 0x0 0x20>;
91562306a36Sopenharmony_ci	};
91662306a36Sopenharmony_ci
91762306a36Sopenharmony_ci	qos_rga_w: qos@ffad0400 {
91862306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
91962306a36Sopenharmony_ci		reg = <0x0 0xffad0400 0x0 0x20>;
92062306a36Sopenharmony_ci	};
92162306a36Sopenharmony_ci
92262306a36Sopenharmony_ci	qos_hevc_r: qos@ffae0000 {
92362306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
92462306a36Sopenharmony_ci		reg = <0x0 0xffae0000 0x0 0x20>;
92562306a36Sopenharmony_ci	};
92662306a36Sopenharmony_ci
92762306a36Sopenharmony_ci	qos_vpu_r: qos@ffae0100 {
92862306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
92962306a36Sopenharmony_ci		reg = <0x0 0xffae0100 0x0 0x20>;
93062306a36Sopenharmony_ci	};
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_ci	qos_vpu_w: qos@ffae0180 {
93362306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
93462306a36Sopenharmony_ci		reg = <0x0 0xffae0180 0x0 0x20>;
93562306a36Sopenharmony_ci	};
93662306a36Sopenharmony_ci
93762306a36Sopenharmony_ci	qos_gpu: qos@ffaf0000 {
93862306a36Sopenharmony_ci		compatible = "rockchip,rk3368-qos", "syscon";
93962306a36Sopenharmony_ci		reg = <0x0 0xffaf0000 0x0 0x20>;
94062306a36Sopenharmony_ci	};
94162306a36Sopenharmony_ci
94262306a36Sopenharmony_ci	efuse256: efuse@ffb00000 {
94362306a36Sopenharmony_ci		compatible = "rockchip,rk3368-efuse";
94462306a36Sopenharmony_ci		reg = <0x0 0xffb00000 0x0 0x20>;
94562306a36Sopenharmony_ci		#address-cells = <1>;
94662306a36Sopenharmony_ci		#size-cells = <1>;
94762306a36Sopenharmony_ci		clocks = <&cru PCLK_EFUSE256>;
94862306a36Sopenharmony_ci		clock-names = "pclk_efuse";
94962306a36Sopenharmony_ci
95062306a36Sopenharmony_ci		cpu_leakage: cpu-leakage@17 {
95162306a36Sopenharmony_ci			reg = <0x17 0x1>;
95262306a36Sopenharmony_ci		};
95362306a36Sopenharmony_ci		temp_adjust: temp-adjust@1f {
95462306a36Sopenharmony_ci			reg = <0x1f 0x1>;
95562306a36Sopenharmony_ci		};
95662306a36Sopenharmony_ci	};
95762306a36Sopenharmony_ci
95862306a36Sopenharmony_ci	gic: interrupt-controller@ffb71000 {
95962306a36Sopenharmony_ci		compatible = "arm,gic-400";
96062306a36Sopenharmony_ci		interrupt-controller;
96162306a36Sopenharmony_ci		#interrupt-cells = <3>;
96262306a36Sopenharmony_ci		#address-cells = <0>;
96362306a36Sopenharmony_ci
96462306a36Sopenharmony_ci		reg = <0x0 0xffb71000 0x0 0x1000>,
96562306a36Sopenharmony_ci		      <0x0 0xffb72000 0x0 0x2000>,
96662306a36Sopenharmony_ci		      <0x0 0xffb74000 0x0 0x2000>,
96762306a36Sopenharmony_ci		      <0x0 0xffb76000 0x0 0x2000>;
96862306a36Sopenharmony_ci		interrupts = <GIC_PPI 9
96962306a36Sopenharmony_ci		      (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
97062306a36Sopenharmony_ci	};
97162306a36Sopenharmony_ci
97262306a36Sopenharmony_ci	pinctrl: pinctrl {
97362306a36Sopenharmony_ci		compatible = "rockchip,rk3368-pinctrl";
97462306a36Sopenharmony_ci		rockchip,grf = <&grf>;
97562306a36Sopenharmony_ci		rockchip,pmu = <&pmugrf>;
97662306a36Sopenharmony_ci		#address-cells = <0x2>;
97762306a36Sopenharmony_ci		#size-cells = <0x2>;
97862306a36Sopenharmony_ci		ranges;
97962306a36Sopenharmony_ci
98062306a36Sopenharmony_ci		gpio0: gpio@ff750000 {
98162306a36Sopenharmony_ci			compatible = "rockchip,gpio-bank";
98262306a36Sopenharmony_ci			reg = <0x0 0xff750000 0x0 0x100>;
98362306a36Sopenharmony_ci			clocks = <&cru PCLK_GPIO0>;
98462306a36Sopenharmony_ci			interrupts = <GIC_SPI 0x51 IRQ_TYPE_LEVEL_HIGH>;
98562306a36Sopenharmony_ci
98662306a36Sopenharmony_ci			gpio-controller;
98762306a36Sopenharmony_ci			#gpio-cells = <0x2>;
98862306a36Sopenharmony_ci
98962306a36Sopenharmony_ci			interrupt-controller;
99062306a36Sopenharmony_ci			#interrupt-cells = <0x2>;
99162306a36Sopenharmony_ci		};
99262306a36Sopenharmony_ci
99362306a36Sopenharmony_ci		gpio1: gpio@ff780000 {
99462306a36Sopenharmony_ci			compatible = "rockchip,gpio-bank";
99562306a36Sopenharmony_ci			reg = <0x0 0xff780000 0x0 0x100>;
99662306a36Sopenharmony_ci			clocks = <&cru PCLK_GPIO1>;
99762306a36Sopenharmony_ci			interrupts = <GIC_SPI 0x52 IRQ_TYPE_LEVEL_HIGH>;
99862306a36Sopenharmony_ci
99962306a36Sopenharmony_ci			gpio-controller;
100062306a36Sopenharmony_ci			#gpio-cells = <0x2>;
100162306a36Sopenharmony_ci
100262306a36Sopenharmony_ci			interrupt-controller;
100362306a36Sopenharmony_ci			#interrupt-cells = <0x2>;
100462306a36Sopenharmony_ci		};
100562306a36Sopenharmony_ci
100662306a36Sopenharmony_ci		gpio2: gpio@ff790000 {
100762306a36Sopenharmony_ci			compatible = "rockchip,gpio-bank";
100862306a36Sopenharmony_ci			reg = <0x0 0xff790000 0x0 0x100>;
100962306a36Sopenharmony_ci			clocks = <&cru PCLK_GPIO2>;
101062306a36Sopenharmony_ci			interrupts = <GIC_SPI 0x53 IRQ_TYPE_LEVEL_HIGH>;
101162306a36Sopenharmony_ci
101262306a36Sopenharmony_ci			gpio-controller;
101362306a36Sopenharmony_ci			#gpio-cells = <0x2>;
101462306a36Sopenharmony_ci
101562306a36Sopenharmony_ci			interrupt-controller;
101662306a36Sopenharmony_ci			#interrupt-cells = <0x2>;
101762306a36Sopenharmony_ci		};
101862306a36Sopenharmony_ci
101962306a36Sopenharmony_ci		gpio3: gpio@ff7a0000 {
102062306a36Sopenharmony_ci			compatible = "rockchip,gpio-bank";
102162306a36Sopenharmony_ci			reg = <0x0 0xff7a0000 0x0 0x100>;
102262306a36Sopenharmony_ci			clocks = <&cru PCLK_GPIO3>;
102362306a36Sopenharmony_ci			interrupts = <GIC_SPI 0x54 IRQ_TYPE_LEVEL_HIGH>;
102462306a36Sopenharmony_ci
102562306a36Sopenharmony_ci			gpio-controller;
102662306a36Sopenharmony_ci			#gpio-cells = <0x2>;
102762306a36Sopenharmony_ci
102862306a36Sopenharmony_ci			interrupt-controller;
102962306a36Sopenharmony_ci			#interrupt-cells = <0x2>;
103062306a36Sopenharmony_ci		};
103162306a36Sopenharmony_ci
103262306a36Sopenharmony_ci		pcfg_pull_up: pcfg-pull-up {
103362306a36Sopenharmony_ci			bias-pull-up;
103462306a36Sopenharmony_ci		};
103562306a36Sopenharmony_ci
103662306a36Sopenharmony_ci		pcfg_pull_down: pcfg-pull-down {
103762306a36Sopenharmony_ci			bias-pull-down;
103862306a36Sopenharmony_ci		};
103962306a36Sopenharmony_ci
104062306a36Sopenharmony_ci		pcfg_pull_none: pcfg-pull-none {
104162306a36Sopenharmony_ci			bias-disable;
104262306a36Sopenharmony_ci		};
104362306a36Sopenharmony_ci
104462306a36Sopenharmony_ci		pcfg_pull_none_12ma: pcfg-pull-none-12ma {
104562306a36Sopenharmony_ci			bias-disable;
104662306a36Sopenharmony_ci			drive-strength = <12>;
104762306a36Sopenharmony_ci		};
104862306a36Sopenharmony_ci
104962306a36Sopenharmony_ci		emmc {
105062306a36Sopenharmony_ci			emmc_clk: emmc-clk {
105162306a36Sopenharmony_ci				rockchip,pins = <2 RK_PA4 2 &pcfg_pull_none>;
105262306a36Sopenharmony_ci			};
105362306a36Sopenharmony_ci
105462306a36Sopenharmony_ci			emmc_cmd: emmc-cmd {
105562306a36Sopenharmony_ci				rockchip,pins = <1 RK_PD2 2 &pcfg_pull_up>;
105662306a36Sopenharmony_ci			};
105762306a36Sopenharmony_ci
105862306a36Sopenharmony_ci			emmc_pwr: emmc-pwr {
105962306a36Sopenharmony_ci				rockchip,pins = <1 RK_PD3 2 &pcfg_pull_up>;
106062306a36Sopenharmony_ci			};
106162306a36Sopenharmony_ci
106262306a36Sopenharmony_ci			emmc_bus1: emmc-bus1 {
106362306a36Sopenharmony_ci				rockchip,pins = <1 RK_PC2 2 &pcfg_pull_up>;
106462306a36Sopenharmony_ci			};
106562306a36Sopenharmony_ci
106662306a36Sopenharmony_ci			emmc_bus4: emmc-bus4 {
106762306a36Sopenharmony_ci				rockchip,pins = <1 RK_PC2 2 &pcfg_pull_up>,
106862306a36Sopenharmony_ci						<1 RK_PC3 2 &pcfg_pull_up>,
106962306a36Sopenharmony_ci						<1 RK_PC4 2 &pcfg_pull_up>,
107062306a36Sopenharmony_ci						<1 RK_PC5 2 &pcfg_pull_up>;
107162306a36Sopenharmony_ci			};
107262306a36Sopenharmony_ci
107362306a36Sopenharmony_ci			emmc_bus8: emmc-bus8 {
107462306a36Sopenharmony_ci				rockchip,pins = <1 RK_PC2 2 &pcfg_pull_up>,
107562306a36Sopenharmony_ci						<1 RK_PC3 2 &pcfg_pull_up>,
107662306a36Sopenharmony_ci						<1 RK_PC4 2 &pcfg_pull_up>,
107762306a36Sopenharmony_ci						<1 RK_PC5 2 &pcfg_pull_up>,
107862306a36Sopenharmony_ci						<1 RK_PC6 2 &pcfg_pull_up>,
107962306a36Sopenharmony_ci						<1 RK_PC7 2 &pcfg_pull_up>,
108062306a36Sopenharmony_ci						<1 RK_PD0 2 &pcfg_pull_up>,
108162306a36Sopenharmony_ci						<1 RK_PD1 2 &pcfg_pull_up>;
108262306a36Sopenharmony_ci			};
108362306a36Sopenharmony_ci		};
108462306a36Sopenharmony_ci
108562306a36Sopenharmony_ci		gmac {
108662306a36Sopenharmony_ci			rgmii_pins: rgmii-pins {
108762306a36Sopenharmony_ci				rockchip,pins = <3 RK_PC6 1 &pcfg_pull_none>,
108862306a36Sopenharmony_ci						<3 RK_PD0 1 &pcfg_pull_none>,
108962306a36Sopenharmony_ci						<3 RK_PC3 1 &pcfg_pull_none>,
109062306a36Sopenharmony_ci						<3 RK_PB0 1 &pcfg_pull_none_12ma>,
109162306a36Sopenharmony_ci						<3 RK_PB1 1 &pcfg_pull_none_12ma>,
109262306a36Sopenharmony_ci						<3 RK_PB2 1 &pcfg_pull_none_12ma>,
109362306a36Sopenharmony_ci						<3 RK_PB6 1 &pcfg_pull_none_12ma>,
109462306a36Sopenharmony_ci						<3 RK_PD4 1 &pcfg_pull_none_12ma>,
109562306a36Sopenharmony_ci						<3 RK_PB5 1 &pcfg_pull_none_12ma>,
109662306a36Sopenharmony_ci						<3 RK_PB7 1 &pcfg_pull_none>,
109762306a36Sopenharmony_ci						<3 RK_PC0 1 &pcfg_pull_none>,
109862306a36Sopenharmony_ci						<3 RK_PC1 1 &pcfg_pull_none>,
109962306a36Sopenharmony_ci						<3 RK_PC2 1 &pcfg_pull_none>,
110062306a36Sopenharmony_ci						<3 RK_PD1 1 &pcfg_pull_none>,
110162306a36Sopenharmony_ci						<3 RK_PC4 1 &pcfg_pull_none>;
110262306a36Sopenharmony_ci			};
110362306a36Sopenharmony_ci
110462306a36Sopenharmony_ci			rmii_pins: rmii-pins {
110562306a36Sopenharmony_ci				rockchip,pins = <3 RK_PC6 1 &pcfg_pull_none>,
110662306a36Sopenharmony_ci						<3 RK_PD0 1 &pcfg_pull_none>,
110762306a36Sopenharmony_ci						<3 RK_PC3 1 &pcfg_pull_none>,
110862306a36Sopenharmony_ci						<3 RK_PB0 1 &pcfg_pull_none_12ma>,
110962306a36Sopenharmony_ci						<3 RK_PB1 1 &pcfg_pull_none_12ma>,
111062306a36Sopenharmony_ci						<3 RK_PB5 1 &pcfg_pull_none_12ma>,
111162306a36Sopenharmony_ci						<3 RK_PB7 1 &pcfg_pull_none>,
111262306a36Sopenharmony_ci						<3 RK_PC0 1 &pcfg_pull_none>,
111362306a36Sopenharmony_ci						<3 RK_PC4 1 &pcfg_pull_none>,
111462306a36Sopenharmony_ci						<3 RK_PC5 1 &pcfg_pull_none>;
111562306a36Sopenharmony_ci			};
111662306a36Sopenharmony_ci		};
111762306a36Sopenharmony_ci
111862306a36Sopenharmony_ci		i2c0 {
111962306a36Sopenharmony_ci			i2c0_xfer: i2c0-xfer {
112062306a36Sopenharmony_ci				rockchip,pins = <0 RK_PA6 1 &pcfg_pull_none>,
112162306a36Sopenharmony_ci						<0 RK_PA7 1 &pcfg_pull_none>;
112262306a36Sopenharmony_ci			};
112362306a36Sopenharmony_ci		};
112462306a36Sopenharmony_ci
112562306a36Sopenharmony_ci		i2c1 {
112662306a36Sopenharmony_ci			i2c1_xfer: i2c1-xfer {
112762306a36Sopenharmony_ci				rockchip,pins = <2 RK_PC5 1 &pcfg_pull_none>,
112862306a36Sopenharmony_ci						<2 RK_PC6 1 &pcfg_pull_none>;
112962306a36Sopenharmony_ci			};
113062306a36Sopenharmony_ci		};
113162306a36Sopenharmony_ci
113262306a36Sopenharmony_ci		i2c2 {
113362306a36Sopenharmony_ci			i2c2_xfer: i2c2-xfer {
113462306a36Sopenharmony_ci				rockchip,pins = <0 RK_PB1 2 &pcfg_pull_none>,
113562306a36Sopenharmony_ci						<3 RK_PD7 2 &pcfg_pull_none>;
113662306a36Sopenharmony_ci			};
113762306a36Sopenharmony_ci		};
113862306a36Sopenharmony_ci
113962306a36Sopenharmony_ci		i2c3 {
114062306a36Sopenharmony_ci			i2c3_xfer: i2c3-xfer {
114162306a36Sopenharmony_ci				rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none>,
114262306a36Sopenharmony_ci						<1 RK_PC1 1 &pcfg_pull_none>;
114362306a36Sopenharmony_ci			};
114462306a36Sopenharmony_ci		};
114562306a36Sopenharmony_ci
114662306a36Sopenharmony_ci		i2c4 {
114762306a36Sopenharmony_ci			i2c4_xfer: i2c4-xfer {
114862306a36Sopenharmony_ci				rockchip,pins = <3 RK_PD0 2 &pcfg_pull_none>,
114962306a36Sopenharmony_ci						<3 RK_PD1 2 &pcfg_pull_none>;
115062306a36Sopenharmony_ci			};
115162306a36Sopenharmony_ci		};
115262306a36Sopenharmony_ci
115362306a36Sopenharmony_ci		i2c5 {
115462306a36Sopenharmony_ci			i2c5_xfer: i2c5-xfer {
115562306a36Sopenharmony_ci				rockchip,pins = <3 RK_PD2 2 &pcfg_pull_none>,
115662306a36Sopenharmony_ci						<3 RK_PD3 2 &pcfg_pull_none>;
115762306a36Sopenharmony_ci			};
115862306a36Sopenharmony_ci		};
115962306a36Sopenharmony_ci
116062306a36Sopenharmony_ci		i2s {
116162306a36Sopenharmony_ci			i2s_8ch_bus: i2s-8ch-bus {
116262306a36Sopenharmony_ci				rockchip,pins = <2 RK_PB4 1 &pcfg_pull_none>,
116362306a36Sopenharmony_ci						<2 RK_PB5 1 &pcfg_pull_none>,
116462306a36Sopenharmony_ci						<2 RK_PB6 1 &pcfg_pull_none>,
116562306a36Sopenharmony_ci						<2 RK_PB7 1 &pcfg_pull_none>,
116662306a36Sopenharmony_ci						<2 RK_PC0 1 &pcfg_pull_none>,
116762306a36Sopenharmony_ci						<2 RK_PC1 1 &pcfg_pull_none>,
116862306a36Sopenharmony_ci						<2 RK_PC2 1 &pcfg_pull_none>,
116962306a36Sopenharmony_ci						<2 RK_PC3 1 &pcfg_pull_none>,
117062306a36Sopenharmony_ci						<2 RK_PC4 1 &pcfg_pull_none>;
117162306a36Sopenharmony_ci			};
117262306a36Sopenharmony_ci		};
117362306a36Sopenharmony_ci
117462306a36Sopenharmony_ci		pwm0 {
117562306a36Sopenharmony_ci			pwm0_pin: pwm0-pin {
117662306a36Sopenharmony_ci				rockchip,pins = <3 RK_PB0 2 &pcfg_pull_none>;
117762306a36Sopenharmony_ci			};
117862306a36Sopenharmony_ci		};
117962306a36Sopenharmony_ci
118062306a36Sopenharmony_ci		pwm1 {
118162306a36Sopenharmony_ci			pwm1_pin: pwm1-pin {
118262306a36Sopenharmony_ci				rockchip,pins = <0 RK_PB0 2 &pcfg_pull_none>;
118362306a36Sopenharmony_ci			};
118462306a36Sopenharmony_ci		};
118562306a36Sopenharmony_ci
118662306a36Sopenharmony_ci		pwm3 {
118762306a36Sopenharmony_ci			pwm3_pin: pwm3-pin {
118862306a36Sopenharmony_ci				rockchip,pins = <3 RK_PD5 3 &pcfg_pull_none>;
118962306a36Sopenharmony_ci			};
119062306a36Sopenharmony_ci		};
119162306a36Sopenharmony_ci
119262306a36Sopenharmony_ci		sdio0 {
119362306a36Sopenharmony_ci			sdio0_bus1: sdio0-bus1 {
119462306a36Sopenharmony_ci				rockchip,pins = <2 RK_PD4 1 &pcfg_pull_up>;
119562306a36Sopenharmony_ci			};
119662306a36Sopenharmony_ci
119762306a36Sopenharmony_ci			sdio0_bus4: sdio0-bus4 {
119862306a36Sopenharmony_ci				rockchip,pins = <2 RK_PD4 1 &pcfg_pull_up>,
119962306a36Sopenharmony_ci						<2 RK_PD5 1 &pcfg_pull_up>,
120062306a36Sopenharmony_ci						<2 RK_PD6 1 &pcfg_pull_up>,
120162306a36Sopenharmony_ci						<2 RK_PD7 1 &pcfg_pull_up>;
120262306a36Sopenharmony_ci			};
120362306a36Sopenharmony_ci
120462306a36Sopenharmony_ci			sdio0_cmd: sdio0-cmd {
120562306a36Sopenharmony_ci				rockchip,pins = <3 RK_PA0 1 &pcfg_pull_up>;
120662306a36Sopenharmony_ci			};
120762306a36Sopenharmony_ci
120862306a36Sopenharmony_ci			sdio0_clk: sdio0-clk {
120962306a36Sopenharmony_ci				rockchip,pins = <3 RK_PA1 1 &pcfg_pull_none>;
121062306a36Sopenharmony_ci			};
121162306a36Sopenharmony_ci
121262306a36Sopenharmony_ci			sdio0_cd: sdio0-cd {
121362306a36Sopenharmony_ci				rockchip,pins = <3 RK_PA2 1 &pcfg_pull_up>;
121462306a36Sopenharmony_ci			};
121562306a36Sopenharmony_ci
121662306a36Sopenharmony_ci			sdio0_wp: sdio0-wp {
121762306a36Sopenharmony_ci				rockchip,pins = <3 RK_PA3 1 &pcfg_pull_up>;
121862306a36Sopenharmony_ci			};
121962306a36Sopenharmony_ci
122062306a36Sopenharmony_ci			sdio0_pwr: sdio0-pwr {
122162306a36Sopenharmony_ci				rockchip,pins = <3 RK_PA4 1 &pcfg_pull_up>;
122262306a36Sopenharmony_ci			};
122362306a36Sopenharmony_ci
122462306a36Sopenharmony_ci			sdio0_bkpwr: sdio0-bkpwr {
122562306a36Sopenharmony_ci				rockchip,pins = <3 RK_PA5 1 &pcfg_pull_up>;
122662306a36Sopenharmony_ci			};
122762306a36Sopenharmony_ci
122862306a36Sopenharmony_ci			sdio0_int: sdio0-int {
122962306a36Sopenharmony_ci				rockchip,pins = <3 RK_PA6 1 &pcfg_pull_up>;
123062306a36Sopenharmony_ci			};
123162306a36Sopenharmony_ci		};
123262306a36Sopenharmony_ci
123362306a36Sopenharmony_ci		sdmmc {
123462306a36Sopenharmony_ci			sdmmc_clk: sdmmc-clk {
123562306a36Sopenharmony_ci				rockchip,pins = <2 RK_PB1 1 &pcfg_pull_none>;
123662306a36Sopenharmony_ci			};
123762306a36Sopenharmony_ci
123862306a36Sopenharmony_ci			sdmmc_cmd: sdmmc-cmd {
123962306a36Sopenharmony_ci				rockchip,pins = <2 RK_PB2 1 &pcfg_pull_up>;
124062306a36Sopenharmony_ci			};
124162306a36Sopenharmony_ci
124262306a36Sopenharmony_ci			sdmmc_cd: sdmmc-cd {
124362306a36Sopenharmony_ci				rockchip,pins = <2 RK_PB3 1 &pcfg_pull_up>;
124462306a36Sopenharmony_ci			};
124562306a36Sopenharmony_ci
124662306a36Sopenharmony_ci			sdmmc_bus1: sdmmc-bus1 {
124762306a36Sopenharmony_ci				rockchip,pins = <2 RK_PA5 1 &pcfg_pull_up>;
124862306a36Sopenharmony_ci			};
124962306a36Sopenharmony_ci
125062306a36Sopenharmony_ci			sdmmc_bus4: sdmmc-bus4 {
125162306a36Sopenharmony_ci				rockchip,pins = <2 RK_PA5 1 &pcfg_pull_up>,
125262306a36Sopenharmony_ci						<2 RK_PA6 1 &pcfg_pull_up>,
125362306a36Sopenharmony_ci						<2 RK_PA7 1 &pcfg_pull_up>,
125462306a36Sopenharmony_ci						<2 RK_PB0 1 &pcfg_pull_up>;
125562306a36Sopenharmony_ci			};
125662306a36Sopenharmony_ci		};
125762306a36Sopenharmony_ci
125862306a36Sopenharmony_ci		spdif {
125962306a36Sopenharmony_ci			spdif_tx: spdif-tx {
126062306a36Sopenharmony_ci				rockchip,pins = <2 RK_PC7 1 &pcfg_pull_none>;
126162306a36Sopenharmony_ci			};
126262306a36Sopenharmony_ci		};
126362306a36Sopenharmony_ci
126462306a36Sopenharmony_ci		spi0 {
126562306a36Sopenharmony_ci			spi0_clk: spi0-clk {
126662306a36Sopenharmony_ci				rockchip,pins = <1 RK_PD5 2 &pcfg_pull_up>;
126762306a36Sopenharmony_ci			};
126862306a36Sopenharmony_ci			spi0_cs0: spi0-cs0 {
126962306a36Sopenharmony_ci				rockchip,pins = <1 RK_PD0 3 &pcfg_pull_up>;
127062306a36Sopenharmony_ci			};
127162306a36Sopenharmony_ci			spi0_cs1: spi0-cs1 {
127262306a36Sopenharmony_ci				rockchip,pins = <1 RK_PD1 3 &pcfg_pull_up>;
127362306a36Sopenharmony_ci			};
127462306a36Sopenharmony_ci			spi0_tx: spi0-tx {
127562306a36Sopenharmony_ci				rockchip,pins = <1 RK_PC7 3 &pcfg_pull_up>;
127662306a36Sopenharmony_ci			};
127762306a36Sopenharmony_ci			spi0_rx: spi0-rx {
127862306a36Sopenharmony_ci				rockchip,pins = <1 RK_PC6 3 &pcfg_pull_up>;
127962306a36Sopenharmony_ci			};
128062306a36Sopenharmony_ci		};
128162306a36Sopenharmony_ci
128262306a36Sopenharmony_ci		spi1 {
128362306a36Sopenharmony_ci			spi1_clk: spi1-clk {
128462306a36Sopenharmony_ci				rockchip,pins = <1 RK_PB6 2 &pcfg_pull_up>;
128562306a36Sopenharmony_ci			};
128662306a36Sopenharmony_ci			spi1_cs0: spi1-cs0 {
128762306a36Sopenharmony_ci				rockchip,pins = <1 RK_PB7 2 &pcfg_pull_up>;
128862306a36Sopenharmony_ci			};
128962306a36Sopenharmony_ci			spi1_cs1: spi1-cs1 {
129062306a36Sopenharmony_ci				rockchip,pins = <3 RK_PD4 2 &pcfg_pull_up>;
129162306a36Sopenharmony_ci			};
129262306a36Sopenharmony_ci			spi1_rx: spi1-rx {
129362306a36Sopenharmony_ci				rockchip,pins = <1 RK_PC0 2 &pcfg_pull_up>;
129462306a36Sopenharmony_ci			};
129562306a36Sopenharmony_ci			spi1_tx: spi1-tx {
129662306a36Sopenharmony_ci				rockchip,pins = <1 RK_PC1 2 &pcfg_pull_up>;
129762306a36Sopenharmony_ci			};
129862306a36Sopenharmony_ci		};
129962306a36Sopenharmony_ci
130062306a36Sopenharmony_ci		spi2 {
130162306a36Sopenharmony_ci			spi2_clk: spi2-clk {
130262306a36Sopenharmony_ci				rockchip,pins = <0 RK_PB4 2 &pcfg_pull_up>;
130362306a36Sopenharmony_ci			};
130462306a36Sopenharmony_ci			spi2_cs0: spi2-cs0 {
130562306a36Sopenharmony_ci				rockchip,pins = <0 RK_PB5 2 &pcfg_pull_up>;
130662306a36Sopenharmony_ci			};
130762306a36Sopenharmony_ci			spi2_rx: spi2-rx {
130862306a36Sopenharmony_ci				rockchip,pins = <0 RK_PB2 2 &pcfg_pull_up>;
130962306a36Sopenharmony_ci			};
131062306a36Sopenharmony_ci			spi2_tx: spi2-tx {
131162306a36Sopenharmony_ci				rockchip,pins = <0 RK_PB3 2 &pcfg_pull_up>;
131262306a36Sopenharmony_ci			};
131362306a36Sopenharmony_ci		};
131462306a36Sopenharmony_ci
131562306a36Sopenharmony_ci		tsadc {
131662306a36Sopenharmony_ci			otp_pin: otp-pin {
131762306a36Sopenharmony_ci				rockchip,pins = <0 RK_PA3 RK_FUNC_GPIO &pcfg_pull_none>;
131862306a36Sopenharmony_ci			};
131962306a36Sopenharmony_ci
132062306a36Sopenharmony_ci			otp_out: otp-out {
132162306a36Sopenharmony_ci				rockchip,pins = <0 RK_PA3 1 &pcfg_pull_none>;
132262306a36Sopenharmony_ci			};
132362306a36Sopenharmony_ci		};
132462306a36Sopenharmony_ci
132562306a36Sopenharmony_ci		uart0 {
132662306a36Sopenharmony_ci			uart0_xfer: uart0-xfer {
132762306a36Sopenharmony_ci				rockchip,pins = <2 RK_PD0 1 &pcfg_pull_up>,
132862306a36Sopenharmony_ci						<2 RK_PD1 1 &pcfg_pull_none>;
132962306a36Sopenharmony_ci			};
133062306a36Sopenharmony_ci
133162306a36Sopenharmony_ci			uart0_cts: uart0-cts {
133262306a36Sopenharmony_ci				rockchip,pins = <2 RK_PD2 1 &pcfg_pull_none>;
133362306a36Sopenharmony_ci			};
133462306a36Sopenharmony_ci
133562306a36Sopenharmony_ci			uart0_rts: uart0-rts {
133662306a36Sopenharmony_ci				rockchip,pins = <2 RK_PD3 1 &pcfg_pull_none>;
133762306a36Sopenharmony_ci			};
133862306a36Sopenharmony_ci		};
133962306a36Sopenharmony_ci
134062306a36Sopenharmony_ci		uart1 {
134162306a36Sopenharmony_ci			uart1_xfer: uart1-xfer {
134262306a36Sopenharmony_ci				rockchip,pins = <0 RK_PC4 3 &pcfg_pull_up>,
134362306a36Sopenharmony_ci						<0 RK_PC5 3 &pcfg_pull_none>;
134462306a36Sopenharmony_ci			};
134562306a36Sopenharmony_ci
134662306a36Sopenharmony_ci			uart1_cts: uart1-cts {
134762306a36Sopenharmony_ci				rockchip,pins = <0 RK_PC6 3 &pcfg_pull_none>;
134862306a36Sopenharmony_ci			};
134962306a36Sopenharmony_ci
135062306a36Sopenharmony_ci			uart1_rts: uart1-rts {
135162306a36Sopenharmony_ci				rockchip,pins = <0 RK_PC7 3 &pcfg_pull_none>;
135262306a36Sopenharmony_ci			};
135362306a36Sopenharmony_ci		};
135462306a36Sopenharmony_ci
135562306a36Sopenharmony_ci		uart2 {
135662306a36Sopenharmony_ci			uart2_xfer: uart2-xfer {
135762306a36Sopenharmony_ci				rockchip,pins = <2 RK_PA6 2 &pcfg_pull_up>,
135862306a36Sopenharmony_ci						<2 RK_PA5 2 &pcfg_pull_none>;
135962306a36Sopenharmony_ci			};
136062306a36Sopenharmony_ci			/* no rts / cts for uart2 */
136162306a36Sopenharmony_ci		};
136262306a36Sopenharmony_ci
136362306a36Sopenharmony_ci		uart3 {
136462306a36Sopenharmony_ci			uart3_xfer: uart3-xfer {
136562306a36Sopenharmony_ci				rockchip,pins = <3 RK_PD5 2 &pcfg_pull_up>,
136662306a36Sopenharmony_ci						<3 RK_PD6 3 &pcfg_pull_none>;
136762306a36Sopenharmony_ci			};
136862306a36Sopenharmony_ci
136962306a36Sopenharmony_ci			uart3_cts: uart3-cts {
137062306a36Sopenharmony_ci				rockchip,pins = <3 RK_PC0 2 &pcfg_pull_none>;
137162306a36Sopenharmony_ci			};
137262306a36Sopenharmony_ci
137362306a36Sopenharmony_ci			uart3_rts: uart3-rts {
137462306a36Sopenharmony_ci				rockchip,pins = <3 RK_PC1 2 &pcfg_pull_none>;
137562306a36Sopenharmony_ci			};
137662306a36Sopenharmony_ci		};
137762306a36Sopenharmony_ci
137862306a36Sopenharmony_ci		uart4 {
137962306a36Sopenharmony_ci			uart4_xfer: uart4-xfer {
138062306a36Sopenharmony_ci				rockchip,pins = <0 RK_PD3 3 &pcfg_pull_up>,
138162306a36Sopenharmony_ci						<0 RK_PD2 3 &pcfg_pull_none>;
138262306a36Sopenharmony_ci			};
138362306a36Sopenharmony_ci
138462306a36Sopenharmony_ci			uart4_cts: uart4-cts {
138562306a36Sopenharmony_ci				rockchip,pins = <0 RK_PD0 3 &pcfg_pull_none>;
138662306a36Sopenharmony_ci			};
138762306a36Sopenharmony_ci
138862306a36Sopenharmony_ci			uart4_rts: uart4-rts {
138962306a36Sopenharmony_ci				rockchip,pins = <0 RK_PD1 3 &pcfg_pull_none>;
139062306a36Sopenharmony_ci			};
139162306a36Sopenharmony_ci		};
139262306a36Sopenharmony_ci	};
139362306a36Sopenharmony_ci};
1394