162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2017, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 762306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-ipq8074.h> 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci/ { 1062306a36Sopenharmony_ci #address-cells = <2>; 1162306a36Sopenharmony_ci #size-cells = <2>; 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci model = "Qualcomm Technologies, Inc. IPQ8074"; 1462306a36Sopenharmony_ci compatible = "qcom,ipq8074"; 1562306a36Sopenharmony_ci interrupt-parent = <&intc>; 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci clocks { 1862306a36Sopenharmony_ci sleep_clk: sleep_clk { 1962306a36Sopenharmony_ci compatible = "fixed-clock"; 2062306a36Sopenharmony_ci clock-frequency = <32768>; 2162306a36Sopenharmony_ci #clock-cells = <0>; 2262306a36Sopenharmony_ci }; 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci xo: xo { 2562306a36Sopenharmony_ci compatible = "fixed-clock"; 2662306a36Sopenharmony_ci clock-frequency = <19200000>; 2762306a36Sopenharmony_ci #clock-cells = <0>; 2862306a36Sopenharmony_ci }; 2962306a36Sopenharmony_ci }; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci cpus { 3262306a36Sopenharmony_ci #address-cells = <1>; 3362306a36Sopenharmony_ci #size-cells = <0>; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci CPU0: cpu@0 { 3662306a36Sopenharmony_ci device_type = "cpu"; 3762306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 3862306a36Sopenharmony_ci reg = <0x0>; 3962306a36Sopenharmony_ci next-level-cache = <&L2_0>; 4062306a36Sopenharmony_ci enable-method = "psci"; 4162306a36Sopenharmony_ci }; 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci CPU1: cpu@1 { 4462306a36Sopenharmony_ci device_type = "cpu"; 4562306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 4662306a36Sopenharmony_ci enable-method = "psci"; 4762306a36Sopenharmony_ci reg = <0x1>; 4862306a36Sopenharmony_ci next-level-cache = <&L2_0>; 4962306a36Sopenharmony_ci }; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci CPU2: cpu@2 { 5262306a36Sopenharmony_ci device_type = "cpu"; 5362306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 5462306a36Sopenharmony_ci enable-method = "psci"; 5562306a36Sopenharmony_ci reg = <0x2>; 5662306a36Sopenharmony_ci next-level-cache = <&L2_0>; 5762306a36Sopenharmony_ci }; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci CPU3: cpu@3 { 6062306a36Sopenharmony_ci device_type = "cpu"; 6162306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 6262306a36Sopenharmony_ci enable-method = "psci"; 6362306a36Sopenharmony_ci reg = <0x3>; 6462306a36Sopenharmony_ci next-level-cache = <&L2_0>; 6562306a36Sopenharmony_ci }; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci L2_0: l2-cache { 6862306a36Sopenharmony_ci compatible = "cache"; 6962306a36Sopenharmony_ci cache-level = <2>; 7062306a36Sopenharmony_ci cache-unified; 7162306a36Sopenharmony_ci }; 7262306a36Sopenharmony_ci }; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci pmu { 7562306a36Sopenharmony_ci compatible = "arm,cortex-a53-pmu"; 7662306a36Sopenharmony_ci interrupts = <GIC_PPI 7 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 7762306a36Sopenharmony_ci }; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci psci { 8062306a36Sopenharmony_ci compatible = "arm,psci-1.0"; 8162306a36Sopenharmony_ci method = "smc"; 8262306a36Sopenharmony_ci }; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci reserved-memory { 8562306a36Sopenharmony_ci #address-cells = <2>; 8662306a36Sopenharmony_ci #size-cells = <2>; 8762306a36Sopenharmony_ci ranges; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci bootloader@4a600000 { 9062306a36Sopenharmony_ci reg = <0x0 0x4a600000 0x0 0x400000>; 9162306a36Sopenharmony_ci no-map; 9262306a36Sopenharmony_ci }; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci sbl@4aa00000 { 9562306a36Sopenharmony_ci reg = <0x0 0x4aa00000 0x0 0x100000>; 9662306a36Sopenharmony_ci no-map; 9762306a36Sopenharmony_ci }; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci smem@4ab00000 { 10062306a36Sopenharmony_ci compatible = "qcom,smem"; 10162306a36Sopenharmony_ci reg = <0x0 0x4ab00000 0x0 0x100000>; 10262306a36Sopenharmony_ci no-map; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci hwlocks = <&tcsr_mutex 3>; 10562306a36Sopenharmony_ci }; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci memory@4ac00000 { 10862306a36Sopenharmony_ci reg = <0x0 0x4ac00000 0x0 0x400000>; 10962306a36Sopenharmony_ci no-map; 11062306a36Sopenharmony_ci }; 11162306a36Sopenharmony_ci }; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci firmware { 11462306a36Sopenharmony_ci scm { 11562306a36Sopenharmony_ci compatible = "qcom,scm-ipq8074", "qcom,scm"; 11662306a36Sopenharmony_ci qcom,dload-mode = <&tcsr 0x6100>; 11762306a36Sopenharmony_ci }; 11862306a36Sopenharmony_ci }; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci soc: soc@0 { 12162306a36Sopenharmony_ci #address-cells = <1>; 12262306a36Sopenharmony_ci #size-cells = <1>; 12362306a36Sopenharmony_ci ranges = <0 0 0 0xffffffff>; 12462306a36Sopenharmony_ci compatible = "simple-bus"; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci ssphy_1: phy@58000 { 12762306a36Sopenharmony_ci compatible = "qcom,ipq8074-qmp-usb3-phy"; 12862306a36Sopenharmony_ci reg = <0x00058000 0x1c4>; 12962306a36Sopenharmony_ci #address-cells = <1>; 13062306a36Sopenharmony_ci #size-cells = <1>; 13162306a36Sopenharmony_ci ranges; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci clocks = <&gcc GCC_USB1_AUX_CLK>, 13462306a36Sopenharmony_ci <&gcc GCC_USB1_PHY_CFG_AHB_CLK>, 13562306a36Sopenharmony_ci <&xo>; 13662306a36Sopenharmony_ci clock-names = "aux", "cfg_ahb", "ref"; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci resets = <&gcc GCC_USB1_PHY_BCR>, 13962306a36Sopenharmony_ci <&gcc GCC_USB3PHY_1_PHY_BCR>; 14062306a36Sopenharmony_ci reset-names = "phy","common"; 14162306a36Sopenharmony_ci status = "disabled"; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci usb1_ssphy: phy@58200 { 14462306a36Sopenharmony_ci reg = <0x00058200 0x130>, /* Tx */ 14562306a36Sopenharmony_ci <0x00058400 0x200>, /* Rx */ 14662306a36Sopenharmony_ci <0x00058800 0x1f8>, /* PCS */ 14762306a36Sopenharmony_ci <0x00058600 0x044>; /* PCS misc */ 14862306a36Sopenharmony_ci #phy-cells = <0>; 14962306a36Sopenharmony_ci #clock-cells = <0>; 15062306a36Sopenharmony_ci clocks = <&gcc GCC_USB1_PIPE_CLK>; 15162306a36Sopenharmony_ci clock-names = "pipe0"; 15262306a36Sopenharmony_ci clock-output-names = "usb3phy_1_cc_pipe_clk"; 15362306a36Sopenharmony_ci }; 15462306a36Sopenharmony_ci }; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci qusb_phy_1: phy@59000 { 15762306a36Sopenharmony_ci compatible = "qcom,ipq8074-qusb2-phy"; 15862306a36Sopenharmony_ci reg = <0x00059000 0x180>; 15962306a36Sopenharmony_ci #phy-cells = <0>; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci clocks = <&gcc GCC_USB1_PHY_CFG_AHB_CLK>, 16262306a36Sopenharmony_ci <&xo>; 16362306a36Sopenharmony_ci clock-names = "cfg_ahb", "ref"; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci resets = <&gcc GCC_QUSB2_1_PHY_BCR>; 16662306a36Sopenharmony_ci status = "disabled"; 16762306a36Sopenharmony_ci }; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci ssphy_0: phy@78000 { 17062306a36Sopenharmony_ci compatible = "qcom,ipq8074-qmp-usb3-phy"; 17162306a36Sopenharmony_ci reg = <0x00078000 0x1c4>; 17262306a36Sopenharmony_ci #address-cells = <1>; 17362306a36Sopenharmony_ci #size-cells = <1>; 17462306a36Sopenharmony_ci ranges; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci clocks = <&gcc GCC_USB0_AUX_CLK>, 17762306a36Sopenharmony_ci <&gcc GCC_USB0_PHY_CFG_AHB_CLK>, 17862306a36Sopenharmony_ci <&xo>; 17962306a36Sopenharmony_ci clock-names = "aux", "cfg_ahb", "ref"; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci resets = <&gcc GCC_USB0_PHY_BCR>, 18262306a36Sopenharmony_ci <&gcc GCC_USB3PHY_0_PHY_BCR>; 18362306a36Sopenharmony_ci reset-names = "phy","common"; 18462306a36Sopenharmony_ci status = "disabled"; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci usb0_ssphy: phy@78200 { 18762306a36Sopenharmony_ci reg = <0x00078200 0x130>, /* Tx */ 18862306a36Sopenharmony_ci <0x00078400 0x200>, /* Rx */ 18962306a36Sopenharmony_ci <0x00078800 0x1f8>, /* PCS */ 19062306a36Sopenharmony_ci <0x00078600 0x044>; /* PCS misc */ 19162306a36Sopenharmony_ci #phy-cells = <0>; 19262306a36Sopenharmony_ci #clock-cells = <0>; 19362306a36Sopenharmony_ci clocks = <&gcc GCC_USB0_PIPE_CLK>; 19462306a36Sopenharmony_ci clock-names = "pipe0"; 19562306a36Sopenharmony_ci clock-output-names = "usb3phy_0_cc_pipe_clk"; 19662306a36Sopenharmony_ci }; 19762306a36Sopenharmony_ci }; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci qusb_phy_0: phy@79000 { 20062306a36Sopenharmony_ci compatible = "qcom,ipq8074-qusb2-phy"; 20162306a36Sopenharmony_ci reg = <0x00079000 0x180>; 20262306a36Sopenharmony_ci #phy-cells = <0>; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci clocks = <&gcc GCC_USB0_PHY_CFG_AHB_CLK>, 20562306a36Sopenharmony_ci <&xo>; 20662306a36Sopenharmony_ci clock-names = "cfg_ahb", "ref"; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci resets = <&gcc GCC_QUSB2_0_PHY_BCR>; 20962306a36Sopenharmony_ci status = "disabled"; 21062306a36Sopenharmony_ci }; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci pcie_qmp0: phy@84000 { 21362306a36Sopenharmony_ci compatible = "qcom,ipq8074-qmp-gen3-pcie-phy"; 21462306a36Sopenharmony_ci reg = <0x00084000 0x1bc>; 21562306a36Sopenharmony_ci #address-cells = <1>; 21662306a36Sopenharmony_ci #size-cells = <1>; 21762306a36Sopenharmony_ci ranges; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci clocks = <&gcc GCC_PCIE0_AUX_CLK>, 22062306a36Sopenharmony_ci <&gcc GCC_PCIE0_AHB_CLK>; 22162306a36Sopenharmony_ci clock-names = "aux", "cfg_ahb"; 22262306a36Sopenharmony_ci resets = <&gcc GCC_PCIE0_PHY_BCR>, 22362306a36Sopenharmony_ci <&gcc GCC_PCIE0PHY_PHY_BCR>; 22462306a36Sopenharmony_ci reset-names = "phy", 22562306a36Sopenharmony_ci "common"; 22662306a36Sopenharmony_ci status = "disabled"; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci pcie_phy0: phy@84200 { 22962306a36Sopenharmony_ci reg = <0x84200 0x16c>, 23062306a36Sopenharmony_ci <0x84400 0x200>, 23162306a36Sopenharmony_ci <0x84800 0x1f0>, 23262306a36Sopenharmony_ci <0x84c00 0xf4>; 23362306a36Sopenharmony_ci #phy-cells = <0>; 23462306a36Sopenharmony_ci #clock-cells = <0>; 23562306a36Sopenharmony_ci clocks = <&gcc GCC_PCIE0_PIPE_CLK>; 23662306a36Sopenharmony_ci clock-names = "pipe0"; 23762306a36Sopenharmony_ci clock-output-names = "pcie20_phy0_pipe_clk"; 23862306a36Sopenharmony_ci }; 23962306a36Sopenharmony_ci }; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci pcie_qmp1: phy@8e000 { 24262306a36Sopenharmony_ci compatible = "qcom,ipq8074-qmp-pcie-phy"; 24362306a36Sopenharmony_ci reg = <0x0008e000 0x1c4>; 24462306a36Sopenharmony_ci #address-cells = <1>; 24562306a36Sopenharmony_ci #size-cells = <1>; 24662306a36Sopenharmony_ci ranges; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci clocks = <&gcc GCC_PCIE1_AUX_CLK>, 24962306a36Sopenharmony_ci <&gcc GCC_PCIE1_AHB_CLK>; 25062306a36Sopenharmony_ci clock-names = "aux", "cfg_ahb"; 25162306a36Sopenharmony_ci resets = <&gcc GCC_PCIE1_PHY_BCR>, 25262306a36Sopenharmony_ci <&gcc GCC_PCIE1PHY_PHY_BCR>; 25362306a36Sopenharmony_ci reset-names = "phy", 25462306a36Sopenharmony_ci "common"; 25562306a36Sopenharmony_ci status = "disabled"; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci pcie_phy1: phy@8e200 { 25862306a36Sopenharmony_ci reg = <0x8e200 0x130>, 25962306a36Sopenharmony_ci <0x8e400 0x200>, 26062306a36Sopenharmony_ci <0x8e800 0x1f8>; 26162306a36Sopenharmony_ci #phy-cells = <0>; 26262306a36Sopenharmony_ci #clock-cells = <0>; 26362306a36Sopenharmony_ci clocks = <&gcc GCC_PCIE1_PIPE_CLK>; 26462306a36Sopenharmony_ci clock-names = "pipe0"; 26562306a36Sopenharmony_ci clock-output-names = "pcie20_phy1_pipe_clk"; 26662306a36Sopenharmony_ci }; 26762306a36Sopenharmony_ci }; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci mdio: mdio@90000 { 27062306a36Sopenharmony_ci compatible = "qcom,ipq8074-mdio", "qcom,ipq4019-mdio"; 27162306a36Sopenharmony_ci reg = <0x00090000 0x64>; 27262306a36Sopenharmony_ci #address-cells = <1>; 27362306a36Sopenharmony_ci #size-cells = <0>; 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci clocks = <&gcc GCC_MDIO_AHB_CLK>; 27662306a36Sopenharmony_ci clock-names = "gcc_mdio_ahb_clk"; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci status = "disabled"; 27962306a36Sopenharmony_ci }; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci qfprom: efuse@a4000 { 28262306a36Sopenharmony_ci compatible = "qcom,ipq8074-qfprom", "qcom,qfprom"; 28362306a36Sopenharmony_ci reg = <0x000a4000 0x2000>; 28462306a36Sopenharmony_ci #address-cells = <1>; 28562306a36Sopenharmony_ci #size-cells = <1>; 28662306a36Sopenharmony_ci }; 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci prng: rng@e3000 { 28962306a36Sopenharmony_ci compatible = "qcom,prng-ee"; 29062306a36Sopenharmony_ci reg = <0x000e3000 0x1000>; 29162306a36Sopenharmony_ci clocks = <&gcc GCC_PRNG_AHB_CLK>; 29262306a36Sopenharmony_ci clock-names = "core"; 29362306a36Sopenharmony_ci status = "disabled"; 29462306a36Sopenharmony_ci }; 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci tsens: thermal-sensor@4a9000 { 29762306a36Sopenharmony_ci compatible = "qcom,ipq8074-tsens"; 29862306a36Sopenharmony_ci reg = <0x4a9000 0x1000>, /* TM */ 29962306a36Sopenharmony_ci <0x4a8000 0x1000>; /* SROT */ 30062306a36Sopenharmony_ci interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 30162306a36Sopenharmony_ci interrupt-names = "combined"; 30262306a36Sopenharmony_ci #qcom,sensors = <16>; 30362306a36Sopenharmony_ci #thermal-sensor-cells = <1>; 30462306a36Sopenharmony_ci }; 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci cryptobam: dma-controller@704000 { 30762306a36Sopenharmony_ci compatible = "qcom,bam-v1.7.0"; 30862306a36Sopenharmony_ci reg = <0x00704000 0x20000>; 30962306a36Sopenharmony_ci interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>; 31062306a36Sopenharmony_ci clocks = <&gcc GCC_CRYPTO_AHB_CLK>; 31162306a36Sopenharmony_ci clock-names = "bam_clk"; 31262306a36Sopenharmony_ci #dma-cells = <1>; 31362306a36Sopenharmony_ci qcom,ee = <1>; 31462306a36Sopenharmony_ci qcom,controlled-remotely; 31562306a36Sopenharmony_ci status = "disabled"; 31662306a36Sopenharmony_ci }; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci crypto: crypto@73a000 { 31962306a36Sopenharmony_ci compatible = "qcom,crypto-v5.1"; 32062306a36Sopenharmony_ci reg = <0x0073a000 0x6000>; 32162306a36Sopenharmony_ci clocks = <&gcc GCC_CRYPTO_AHB_CLK>, 32262306a36Sopenharmony_ci <&gcc GCC_CRYPTO_AXI_CLK>, 32362306a36Sopenharmony_ci <&gcc GCC_CRYPTO_CLK>; 32462306a36Sopenharmony_ci clock-names = "iface", "bus", "core"; 32562306a36Sopenharmony_ci dmas = <&cryptobam 2>, <&cryptobam 3>; 32662306a36Sopenharmony_ci dma-names = "rx", "tx"; 32762306a36Sopenharmony_ci status = "disabled"; 32862306a36Sopenharmony_ci }; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci tlmm: pinctrl@1000000 { 33162306a36Sopenharmony_ci compatible = "qcom,ipq8074-pinctrl"; 33262306a36Sopenharmony_ci reg = <0x01000000 0x300000>; 33362306a36Sopenharmony_ci interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 33462306a36Sopenharmony_ci gpio-controller; 33562306a36Sopenharmony_ci gpio-ranges = <&tlmm 0 0 70>; 33662306a36Sopenharmony_ci #gpio-cells = <2>; 33762306a36Sopenharmony_ci interrupt-controller; 33862306a36Sopenharmony_ci #interrupt-cells = <2>; 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci serial_4_pins: serial4-state { 34162306a36Sopenharmony_ci pins = "gpio23", "gpio24"; 34262306a36Sopenharmony_ci function = "blsp4_uart1"; 34362306a36Sopenharmony_ci drive-strength = <8>; 34462306a36Sopenharmony_ci bias-disable; 34562306a36Sopenharmony_ci }; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci i2c_0_pins: i2c-0-state { 34862306a36Sopenharmony_ci pins = "gpio42", "gpio43"; 34962306a36Sopenharmony_ci function = "blsp1_i2c"; 35062306a36Sopenharmony_ci drive-strength = <8>; 35162306a36Sopenharmony_ci bias-disable; 35262306a36Sopenharmony_ci }; 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci spi_0_pins: spi-0-state { 35562306a36Sopenharmony_ci pins = "gpio38", "gpio39", "gpio40", "gpio41"; 35662306a36Sopenharmony_ci function = "blsp0_spi"; 35762306a36Sopenharmony_ci drive-strength = <8>; 35862306a36Sopenharmony_ci bias-disable; 35962306a36Sopenharmony_ci }; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci hsuart_pins: hsuart-state { 36262306a36Sopenharmony_ci pins = "gpio46", "gpio47", "gpio48", "gpio49"; 36362306a36Sopenharmony_ci function = "blsp2_uart"; 36462306a36Sopenharmony_ci drive-strength = <8>; 36562306a36Sopenharmony_ci bias-disable; 36662306a36Sopenharmony_ci }; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci qpic_pins: qpic-state { 36962306a36Sopenharmony_ci pins = "gpio1", "gpio3", "gpio4", 37062306a36Sopenharmony_ci "gpio5", "gpio6", "gpio7", 37162306a36Sopenharmony_ci "gpio8", "gpio10", "gpio11", 37262306a36Sopenharmony_ci "gpio12", "gpio13", "gpio14", 37362306a36Sopenharmony_ci "gpio15", "gpio16", "gpio17"; 37462306a36Sopenharmony_ci function = "qpic"; 37562306a36Sopenharmony_ci drive-strength = <8>; 37662306a36Sopenharmony_ci bias-disable; 37762306a36Sopenharmony_ci }; 37862306a36Sopenharmony_ci }; 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci gcc: gcc@1800000 { 38162306a36Sopenharmony_ci compatible = "qcom,gcc-ipq8074"; 38262306a36Sopenharmony_ci reg = <0x01800000 0x80000>; 38362306a36Sopenharmony_ci clocks = <&xo>, <&sleep_clk>; 38462306a36Sopenharmony_ci clock-names = "xo", "sleep_clk"; 38562306a36Sopenharmony_ci #clock-cells = <1>; 38662306a36Sopenharmony_ci #power-domain-cells = <1>; 38762306a36Sopenharmony_ci #reset-cells = <1>; 38862306a36Sopenharmony_ci }; 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci tcsr_mutex: hwlock@1905000 { 39162306a36Sopenharmony_ci compatible = "qcom,tcsr-mutex"; 39262306a36Sopenharmony_ci reg = <0x01905000 0x20000>; 39362306a36Sopenharmony_ci #hwlock-cells = <1>; 39462306a36Sopenharmony_ci }; 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci tcsr: syscon@1937000 { 39762306a36Sopenharmony_ci compatible = "qcom,tcsr-ipq8074", "syscon"; 39862306a36Sopenharmony_ci reg = <0x01937000 0x21000>; 39962306a36Sopenharmony_ci }; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci spmi_bus: spmi@200f000 { 40262306a36Sopenharmony_ci compatible = "qcom,spmi-pmic-arb"; 40362306a36Sopenharmony_ci reg = <0x0200f000 0x001000>, 40462306a36Sopenharmony_ci <0x02400000 0x800000>, 40562306a36Sopenharmony_ci <0x02c00000 0x800000>, 40662306a36Sopenharmony_ci <0x03800000 0x200000>, 40762306a36Sopenharmony_ci <0x0200a000 0x000700>; 40862306a36Sopenharmony_ci reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; 40962306a36Sopenharmony_ci interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 41062306a36Sopenharmony_ci interrupt-names = "periph_irq"; 41162306a36Sopenharmony_ci qcom,ee = <0>; 41262306a36Sopenharmony_ci qcom,channel = <0>; 41362306a36Sopenharmony_ci #address-cells = <2>; 41462306a36Sopenharmony_ci #size-cells = <0>; 41562306a36Sopenharmony_ci interrupt-controller; 41662306a36Sopenharmony_ci #interrupt-cells = <4>; 41762306a36Sopenharmony_ci }; 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci sdhc_1: mmc@7824900 { 42062306a36Sopenharmony_ci compatible = "qcom,sdhci-msm-v4"; 42162306a36Sopenharmony_ci reg = <0x7824900 0x500>, <0x7824000 0x800>; 42262306a36Sopenharmony_ci reg-names = "hc", "core"; 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ci interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 42562306a36Sopenharmony_ci <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 42662306a36Sopenharmony_ci interrupt-names = "hc_irq", "pwr_irq"; 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_ci clocks = <&gcc GCC_SDCC1_AHB_CLK>, 42962306a36Sopenharmony_ci <&gcc GCC_SDCC1_APPS_CLK>, 43062306a36Sopenharmony_ci <&xo>; 43162306a36Sopenharmony_ci clock-names = "iface", "core", "xo"; 43262306a36Sopenharmony_ci resets = <&gcc GCC_SDCC1_BCR>; 43362306a36Sopenharmony_ci max-frequency = <384000000>; 43462306a36Sopenharmony_ci mmc-ddr-1_8v; 43562306a36Sopenharmony_ci mmc-hs200-1_8v; 43662306a36Sopenharmony_ci mmc-hs400-1_8v; 43762306a36Sopenharmony_ci bus-width = <8>; 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci status = "disabled"; 44062306a36Sopenharmony_ci }; 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci blsp_dma: dma-controller@7884000 { 44362306a36Sopenharmony_ci compatible = "qcom,bam-v1.7.0"; 44462306a36Sopenharmony_ci reg = <0x07884000 0x2b000>; 44562306a36Sopenharmony_ci interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>; 44662306a36Sopenharmony_ci clocks = <&gcc GCC_BLSP1_AHB_CLK>; 44762306a36Sopenharmony_ci clock-names = "bam_clk"; 44862306a36Sopenharmony_ci #dma-cells = <1>; 44962306a36Sopenharmony_ci qcom,ee = <0>; 45062306a36Sopenharmony_ci }; 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_ci blsp1_uart1: serial@78af000 { 45362306a36Sopenharmony_ci compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 45462306a36Sopenharmony_ci reg = <0x078af000 0x200>; 45562306a36Sopenharmony_ci interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 45662306a36Sopenharmony_ci clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>, 45762306a36Sopenharmony_ci <&gcc GCC_BLSP1_AHB_CLK>; 45862306a36Sopenharmony_ci clock-names = "core", "iface"; 45962306a36Sopenharmony_ci status = "disabled"; 46062306a36Sopenharmony_ci }; 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_ci blsp1_uart3: serial@78b1000 { 46362306a36Sopenharmony_ci compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 46462306a36Sopenharmony_ci reg = <0x078b1000 0x200>; 46562306a36Sopenharmony_ci interrupts = <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>; 46662306a36Sopenharmony_ci clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>, 46762306a36Sopenharmony_ci <&gcc GCC_BLSP1_AHB_CLK>; 46862306a36Sopenharmony_ci clock-names = "core", "iface"; 46962306a36Sopenharmony_ci dmas = <&blsp_dma 4>, 47062306a36Sopenharmony_ci <&blsp_dma 5>; 47162306a36Sopenharmony_ci dma-names = "tx", "rx"; 47262306a36Sopenharmony_ci pinctrl-0 = <&hsuart_pins>; 47362306a36Sopenharmony_ci pinctrl-names = "default"; 47462306a36Sopenharmony_ci status = "disabled"; 47562306a36Sopenharmony_ci }; 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_ci blsp1_uart5: serial@78b3000 { 47862306a36Sopenharmony_ci compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 47962306a36Sopenharmony_ci reg = <0x078b3000 0x200>; 48062306a36Sopenharmony_ci interrupts = <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>; 48162306a36Sopenharmony_ci clocks = <&gcc GCC_BLSP1_UART5_APPS_CLK>, 48262306a36Sopenharmony_ci <&gcc GCC_BLSP1_AHB_CLK>; 48362306a36Sopenharmony_ci clock-names = "core", "iface"; 48462306a36Sopenharmony_ci pinctrl-0 = <&serial_4_pins>; 48562306a36Sopenharmony_ci pinctrl-names = "default"; 48662306a36Sopenharmony_ci status = "disabled"; 48762306a36Sopenharmony_ci }; 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci blsp1_spi1: spi@78b5000 { 49062306a36Sopenharmony_ci compatible = "qcom,spi-qup-v2.2.1"; 49162306a36Sopenharmony_ci #address-cells = <1>; 49262306a36Sopenharmony_ci #size-cells = <0>; 49362306a36Sopenharmony_ci reg = <0x078b5000 0x600>; 49462306a36Sopenharmony_ci interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 49562306a36Sopenharmony_ci clocks = <&gcc GCC_BLSP1_QUP1_SPI_APPS_CLK>, 49662306a36Sopenharmony_ci <&gcc GCC_BLSP1_AHB_CLK>; 49762306a36Sopenharmony_ci clock-names = "core", "iface"; 49862306a36Sopenharmony_ci dmas = <&blsp_dma 12>, <&blsp_dma 13>; 49962306a36Sopenharmony_ci dma-names = "tx", "rx"; 50062306a36Sopenharmony_ci pinctrl-0 = <&spi_0_pins>; 50162306a36Sopenharmony_ci pinctrl-names = "default"; 50262306a36Sopenharmony_ci status = "disabled"; 50362306a36Sopenharmony_ci }; 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci blsp1_i2c2: i2c@78b6000 { 50662306a36Sopenharmony_ci compatible = "qcom,i2c-qup-v2.2.1"; 50762306a36Sopenharmony_ci #address-cells = <1>; 50862306a36Sopenharmony_ci #size-cells = <0>; 50962306a36Sopenharmony_ci reg = <0x078b6000 0x600>; 51062306a36Sopenharmony_ci interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 51162306a36Sopenharmony_ci clocks = <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>, 51262306a36Sopenharmony_ci <&gcc GCC_BLSP1_AHB_CLK>; 51362306a36Sopenharmony_ci clock-names = "core", "iface"; 51462306a36Sopenharmony_ci clock-frequency = <400000>; 51562306a36Sopenharmony_ci dmas = <&blsp_dma 14>, <&blsp_dma 15>; 51662306a36Sopenharmony_ci dma-names = "tx", "rx"; 51762306a36Sopenharmony_ci pinctrl-0 = <&i2c_0_pins>; 51862306a36Sopenharmony_ci pinctrl-names = "default"; 51962306a36Sopenharmony_ci status = "disabled"; 52062306a36Sopenharmony_ci }; 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci blsp1_i2c3: i2c@78b7000 { 52362306a36Sopenharmony_ci compatible = "qcom,i2c-qup-v2.2.1"; 52462306a36Sopenharmony_ci #address-cells = <1>; 52562306a36Sopenharmony_ci #size-cells = <0>; 52662306a36Sopenharmony_ci reg = <0x078b7000 0x600>; 52762306a36Sopenharmony_ci interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 52862306a36Sopenharmony_ci clocks = <&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>, 52962306a36Sopenharmony_ci <&gcc GCC_BLSP1_AHB_CLK>; 53062306a36Sopenharmony_ci clock-names = "core", "iface"; 53162306a36Sopenharmony_ci clock-frequency = <100000>; 53262306a36Sopenharmony_ci dmas = <&blsp_dma 16>, <&blsp_dma 17>; 53362306a36Sopenharmony_ci dma-names = "tx", "rx"; 53462306a36Sopenharmony_ci status = "disabled"; 53562306a36Sopenharmony_ci }; 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_ci blsp1_i2c5: i2c@78b9000 { 53862306a36Sopenharmony_ci compatible = "qcom,i2c-qup-v2.2.1"; 53962306a36Sopenharmony_ci #address-cells = <1>; 54062306a36Sopenharmony_ci #size-cells = <0>; 54162306a36Sopenharmony_ci reg = <0x78b9000 0x600>; 54262306a36Sopenharmony_ci interrupts = <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>; 54362306a36Sopenharmony_ci clocks = <&gcc GCC_BLSP1_QUP5_I2C_APPS_CLK>, 54462306a36Sopenharmony_ci <&gcc GCC_BLSP1_AHB_CLK>; 54562306a36Sopenharmony_ci clock-names = "core", "iface"; 54662306a36Sopenharmony_ci clock-frequency = <400000>; 54762306a36Sopenharmony_ci dmas = <&blsp_dma 20>, <&blsp_dma 21>; 54862306a36Sopenharmony_ci dma-names = "tx", "rx"; 54962306a36Sopenharmony_ci status = "disabled"; 55062306a36Sopenharmony_ci }; 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci blsp1_spi5: spi@78b9000 { 55362306a36Sopenharmony_ci compatible = "qcom,spi-qup-v2.2.1"; 55462306a36Sopenharmony_ci #address-cells = <1>; 55562306a36Sopenharmony_ci #size-cells = <0>; 55662306a36Sopenharmony_ci reg = <0x78b9000 0x600>; 55762306a36Sopenharmony_ci interrupts = <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>; 55862306a36Sopenharmony_ci clocks = <&gcc GCC_BLSP1_QUP5_SPI_APPS_CLK>, 55962306a36Sopenharmony_ci <&gcc GCC_BLSP1_AHB_CLK>; 56062306a36Sopenharmony_ci clock-names = "core", "iface"; 56162306a36Sopenharmony_ci dmas = <&blsp_dma 20>, <&blsp_dma 21>; 56262306a36Sopenharmony_ci dma-names = "tx", "rx"; 56362306a36Sopenharmony_ci status = "disabled"; 56462306a36Sopenharmony_ci }; 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_ci blsp1_i2c6: i2c@78ba000 { 56762306a36Sopenharmony_ci compatible = "qcom,i2c-qup-v2.2.1"; 56862306a36Sopenharmony_ci #address-cells = <1>; 56962306a36Sopenharmony_ci #size-cells = <0>; 57062306a36Sopenharmony_ci reg = <0x078ba000 0x600>; 57162306a36Sopenharmony_ci interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>; 57262306a36Sopenharmony_ci clocks = <&gcc GCC_BLSP1_QUP6_I2C_APPS_CLK>, 57362306a36Sopenharmony_ci <&gcc GCC_BLSP1_AHB_CLK>; 57462306a36Sopenharmony_ci clock-names = "core", "iface"; 57562306a36Sopenharmony_ci clock-frequency = <100000>; 57662306a36Sopenharmony_ci dmas = <&blsp_dma 22>, <&blsp_dma 23>; 57762306a36Sopenharmony_ci dma-names = "tx", "rx"; 57862306a36Sopenharmony_ci status = "disabled"; 57962306a36Sopenharmony_ci }; 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_ci qpic_bam: dma-controller@7984000 { 58262306a36Sopenharmony_ci compatible = "qcom,bam-v1.7.0"; 58362306a36Sopenharmony_ci reg = <0x07984000 0x1a000>; 58462306a36Sopenharmony_ci interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 58562306a36Sopenharmony_ci clocks = <&gcc GCC_QPIC_AHB_CLK>; 58662306a36Sopenharmony_ci clock-names = "bam_clk"; 58762306a36Sopenharmony_ci #dma-cells = <1>; 58862306a36Sopenharmony_ci qcom,ee = <0>; 58962306a36Sopenharmony_ci status = "disabled"; 59062306a36Sopenharmony_ci }; 59162306a36Sopenharmony_ci 59262306a36Sopenharmony_ci qpic_nand: nand-controller@79b0000 { 59362306a36Sopenharmony_ci compatible = "qcom,ipq8074-nand"; 59462306a36Sopenharmony_ci reg = <0x079b0000 0x10000>; 59562306a36Sopenharmony_ci #address-cells = <1>; 59662306a36Sopenharmony_ci #size-cells = <0>; 59762306a36Sopenharmony_ci clocks = <&gcc GCC_QPIC_CLK>, 59862306a36Sopenharmony_ci <&gcc GCC_QPIC_AHB_CLK>; 59962306a36Sopenharmony_ci clock-names = "core", "aon"; 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_ci dmas = <&qpic_bam 0>, 60262306a36Sopenharmony_ci <&qpic_bam 1>, 60362306a36Sopenharmony_ci <&qpic_bam 2>; 60462306a36Sopenharmony_ci dma-names = "tx", "rx", "cmd"; 60562306a36Sopenharmony_ci pinctrl-0 = <&qpic_pins>; 60662306a36Sopenharmony_ci pinctrl-names = "default"; 60762306a36Sopenharmony_ci status = "disabled"; 60862306a36Sopenharmony_ci }; 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_ci usb_0: usb@8af8800 { 61162306a36Sopenharmony_ci compatible = "qcom,ipq8074-dwc3", "qcom,dwc3"; 61262306a36Sopenharmony_ci reg = <0x08af8800 0x400>; 61362306a36Sopenharmony_ci #address-cells = <1>; 61462306a36Sopenharmony_ci #size-cells = <1>; 61562306a36Sopenharmony_ci ranges; 61662306a36Sopenharmony_ci 61762306a36Sopenharmony_ci clocks = <&gcc GCC_SYS_NOC_USB0_AXI_CLK>, 61862306a36Sopenharmony_ci <&gcc GCC_USB0_MASTER_CLK>, 61962306a36Sopenharmony_ci <&gcc GCC_USB0_SLEEP_CLK>, 62062306a36Sopenharmony_ci <&gcc GCC_USB0_MOCK_UTMI_CLK>; 62162306a36Sopenharmony_ci clock-names = "cfg_noc", 62262306a36Sopenharmony_ci "core", 62362306a36Sopenharmony_ci "sleep", 62462306a36Sopenharmony_ci "mock_utmi"; 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci assigned-clocks = <&gcc GCC_SYS_NOC_USB0_AXI_CLK>, 62762306a36Sopenharmony_ci <&gcc GCC_USB0_MASTER_CLK>, 62862306a36Sopenharmony_ci <&gcc GCC_USB0_MOCK_UTMI_CLK>; 62962306a36Sopenharmony_ci assigned-clock-rates = <133330000>, 63062306a36Sopenharmony_ci <133330000>, 63162306a36Sopenharmony_ci <19200000>; 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_ci power-domains = <&gcc USB0_GDSC>; 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci resets = <&gcc GCC_USB0_BCR>; 63662306a36Sopenharmony_ci status = "disabled"; 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_ci dwc_0: usb@8a00000 { 63962306a36Sopenharmony_ci compatible = "snps,dwc3"; 64062306a36Sopenharmony_ci reg = <0x8a00000 0xcd00>; 64162306a36Sopenharmony_ci interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 64262306a36Sopenharmony_ci phys = <&qusb_phy_0>, <&usb0_ssphy>; 64362306a36Sopenharmony_ci phy-names = "usb2-phy", "usb3-phy"; 64462306a36Sopenharmony_ci snps,is-utmi-l1-suspend; 64562306a36Sopenharmony_ci snps,hird-threshold = /bits/ 8 <0x0>; 64662306a36Sopenharmony_ci snps,dis_u2_susphy_quirk; 64762306a36Sopenharmony_ci snps,dis_u3_susphy_quirk; 64862306a36Sopenharmony_ci dr_mode = "host"; 64962306a36Sopenharmony_ci }; 65062306a36Sopenharmony_ci }; 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_ci usb_1: usb@8cf8800 { 65362306a36Sopenharmony_ci compatible = "qcom,ipq8074-dwc3", "qcom,dwc3"; 65462306a36Sopenharmony_ci reg = <0x08cf8800 0x400>; 65562306a36Sopenharmony_ci #address-cells = <1>; 65662306a36Sopenharmony_ci #size-cells = <1>; 65762306a36Sopenharmony_ci ranges; 65862306a36Sopenharmony_ci 65962306a36Sopenharmony_ci clocks = <&gcc GCC_SYS_NOC_USB1_AXI_CLK>, 66062306a36Sopenharmony_ci <&gcc GCC_USB1_MASTER_CLK>, 66162306a36Sopenharmony_ci <&gcc GCC_USB1_SLEEP_CLK>, 66262306a36Sopenharmony_ci <&gcc GCC_USB1_MOCK_UTMI_CLK>; 66362306a36Sopenharmony_ci clock-names = "cfg_noc", 66462306a36Sopenharmony_ci "core", 66562306a36Sopenharmony_ci "sleep", 66662306a36Sopenharmony_ci "mock_utmi"; 66762306a36Sopenharmony_ci 66862306a36Sopenharmony_ci assigned-clocks = <&gcc GCC_SYS_NOC_USB1_AXI_CLK>, 66962306a36Sopenharmony_ci <&gcc GCC_USB1_MASTER_CLK>, 67062306a36Sopenharmony_ci <&gcc GCC_USB1_MOCK_UTMI_CLK>; 67162306a36Sopenharmony_ci assigned-clock-rates = <133330000>, 67262306a36Sopenharmony_ci <133330000>, 67362306a36Sopenharmony_ci <19200000>; 67462306a36Sopenharmony_ci 67562306a36Sopenharmony_ci power-domains = <&gcc USB1_GDSC>; 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci resets = <&gcc GCC_USB1_BCR>; 67862306a36Sopenharmony_ci status = "disabled"; 67962306a36Sopenharmony_ci 68062306a36Sopenharmony_ci dwc_1: usb@8c00000 { 68162306a36Sopenharmony_ci compatible = "snps,dwc3"; 68262306a36Sopenharmony_ci reg = <0x8c00000 0xcd00>; 68362306a36Sopenharmony_ci interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; 68462306a36Sopenharmony_ci phys = <&qusb_phy_1>, <&usb1_ssphy>; 68562306a36Sopenharmony_ci phy-names = "usb2-phy", "usb3-phy"; 68662306a36Sopenharmony_ci snps,is-utmi-l1-suspend; 68762306a36Sopenharmony_ci snps,hird-threshold = /bits/ 8 <0x0>; 68862306a36Sopenharmony_ci snps,dis_u2_susphy_quirk; 68962306a36Sopenharmony_ci snps,dis_u3_susphy_quirk; 69062306a36Sopenharmony_ci dr_mode = "host"; 69162306a36Sopenharmony_ci }; 69262306a36Sopenharmony_ci }; 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_ci intc: interrupt-controller@b000000 { 69562306a36Sopenharmony_ci compatible = "qcom,msm-qgic2"; 69662306a36Sopenharmony_ci #address-cells = <1>; 69762306a36Sopenharmony_ci #size-cells = <1>; 69862306a36Sopenharmony_ci interrupt-controller; 69962306a36Sopenharmony_ci #interrupt-cells = <3>; 70062306a36Sopenharmony_ci reg = <0x0b000000 0x1000>, <0x0b002000 0x1000>; 70162306a36Sopenharmony_ci ranges = <0 0xb00a000 0xffd>; 70262306a36Sopenharmony_ci 70362306a36Sopenharmony_ci v2m@0 { 70462306a36Sopenharmony_ci compatible = "arm,gic-v2m-frame"; 70562306a36Sopenharmony_ci msi-controller; 70662306a36Sopenharmony_ci reg = <0x0 0xffd>; 70762306a36Sopenharmony_ci }; 70862306a36Sopenharmony_ci }; 70962306a36Sopenharmony_ci 71062306a36Sopenharmony_ci watchdog: watchdog@b017000 { 71162306a36Sopenharmony_ci compatible = "qcom,kpss-wdt"; 71262306a36Sopenharmony_ci reg = <0xb017000 0x1000>; 71362306a36Sopenharmony_ci interrupts = <GIC_SPI 3 IRQ_TYPE_EDGE_RISING>; 71462306a36Sopenharmony_ci clocks = <&sleep_clk>; 71562306a36Sopenharmony_ci timeout-sec = <30>; 71662306a36Sopenharmony_ci }; 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_ci apcs_glb: mailbox@b111000 { 71962306a36Sopenharmony_ci compatible = "qcom,ipq8074-apcs-apps-global", 72062306a36Sopenharmony_ci "qcom,ipq6018-apcs-apps-global"; 72162306a36Sopenharmony_ci reg = <0x0b111000 0x1000>; 72262306a36Sopenharmony_ci clocks = <&a53pll>, <&xo>; 72362306a36Sopenharmony_ci clock-names = "pll", "xo"; 72462306a36Sopenharmony_ci 72562306a36Sopenharmony_ci #clock-cells = <1>; 72662306a36Sopenharmony_ci #mbox-cells = <1>; 72762306a36Sopenharmony_ci }; 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci a53pll: clock@b116000 { 73062306a36Sopenharmony_ci compatible = "qcom,ipq8074-a53pll"; 73162306a36Sopenharmony_ci reg = <0x0b116000 0x40>; 73262306a36Sopenharmony_ci #clock-cells = <0>; 73362306a36Sopenharmony_ci clocks = <&xo>; 73462306a36Sopenharmony_ci clock-names = "xo"; 73562306a36Sopenharmony_ci }; 73662306a36Sopenharmony_ci 73762306a36Sopenharmony_ci timer@b120000 { 73862306a36Sopenharmony_ci #address-cells = <1>; 73962306a36Sopenharmony_ci #size-cells = <1>; 74062306a36Sopenharmony_ci ranges; 74162306a36Sopenharmony_ci compatible = "arm,armv7-timer-mem"; 74262306a36Sopenharmony_ci reg = <0x0b120000 0x1000>; 74362306a36Sopenharmony_ci 74462306a36Sopenharmony_ci frame@b120000 { 74562306a36Sopenharmony_ci frame-number = <0>; 74662306a36Sopenharmony_ci interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 74762306a36Sopenharmony_ci <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 74862306a36Sopenharmony_ci reg = <0x0b121000 0x1000>, 74962306a36Sopenharmony_ci <0x0b122000 0x1000>; 75062306a36Sopenharmony_ci }; 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_ci frame@b123000 { 75362306a36Sopenharmony_ci frame-number = <1>; 75462306a36Sopenharmony_ci interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 75562306a36Sopenharmony_ci reg = <0x0b123000 0x1000>; 75662306a36Sopenharmony_ci status = "disabled"; 75762306a36Sopenharmony_ci }; 75862306a36Sopenharmony_ci 75962306a36Sopenharmony_ci frame@b124000 { 76062306a36Sopenharmony_ci frame-number = <2>; 76162306a36Sopenharmony_ci interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 76262306a36Sopenharmony_ci reg = <0x0b124000 0x1000>; 76362306a36Sopenharmony_ci status = "disabled"; 76462306a36Sopenharmony_ci }; 76562306a36Sopenharmony_ci 76662306a36Sopenharmony_ci frame@b125000 { 76762306a36Sopenharmony_ci frame-number = <3>; 76862306a36Sopenharmony_ci interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 76962306a36Sopenharmony_ci reg = <0x0b125000 0x1000>; 77062306a36Sopenharmony_ci status = "disabled"; 77162306a36Sopenharmony_ci }; 77262306a36Sopenharmony_ci 77362306a36Sopenharmony_ci frame@b126000 { 77462306a36Sopenharmony_ci frame-number = <4>; 77562306a36Sopenharmony_ci interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 77662306a36Sopenharmony_ci reg = <0x0b126000 0x1000>; 77762306a36Sopenharmony_ci status = "disabled"; 77862306a36Sopenharmony_ci }; 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ci frame@b127000 { 78162306a36Sopenharmony_ci frame-number = <5>; 78262306a36Sopenharmony_ci interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 78362306a36Sopenharmony_ci reg = <0x0b127000 0x1000>; 78462306a36Sopenharmony_ci status = "disabled"; 78562306a36Sopenharmony_ci }; 78662306a36Sopenharmony_ci 78762306a36Sopenharmony_ci frame@b128000 { 78862306a36Sopenharmony_ci frame-number = <6>; 78962306a36Sopenharmony_ci interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 79062306a36Sopenharmony_ci reg = <0x0b128000 0x1000>; 79162306a36Sopenharmony_ci status = "disabled"; 79262306a36Sopenharmony_ci }; 79362306a36Sopenharmony_ci }; 79462306a36Sopenharmony_ci 79562306a36Sopenharmony_ci pcie1: pci@10000000 { 79662306a36Sopenharmony_ci compatible = "qcom,pcie-ipq8074"; 79762306a36Sopenharmony_ci reg = <0x10000000 0xf1d>, 79862306a36Sopenharmony_ci <0x10000f20 0xa8>, 79962306a36Sopenharmony_ci <0x00088000 0x2000>, 80062306a36Sopenharmony_ci <0x10100000 0x1000>; 80162306a36Sopenharmony_ci reg-names = "dbi", "elbi", "parf", "config"; 80262306a36Sopenharmony_ci device_type = "pci"; 80362306a36Sopenharmony_ci linux,pci-domain = <1>; 80462306a36Sopenharmony_ci bus-range = <0x00 0xff>; 80562306a36Sopenharmony_ci num-lanes = <1>; 80662306a36Sopenharmony_ci max-link-speed = <2>; 80762306a36Sopenharmony_ci #address-cells = <3>; 80862306a36Sopenharmony_ci #size-cells = <2>; 80962306a36Sopenharmony_ci 81062306a36Sopenharmony_ci phys = <&pcie_phy1>; 81162306a36Sopenharmony_ci phy-names = "pciephy"; 81262306a36Sopenharmony_ci 81362306a36Sopenharmony_ci ranges = <0x81000000 0x0 0x00000000 0x10200000 0x0 0x10000>, /* I/O */ 81462306a36Sopenharmony_ci <0x82000000 0x0 0x10220000 0x10220000 0x0 0xfde0000>; /* MEM */ 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_ci interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 81762306a36Sopenharmony_ci interrupt-names = "msi"; 81862306a36Sopenharmony_ci #interrupt-cells = <1>; 81962306a36Sopenharmony_ci interrupt-map-mask = <0 0 0 0x7>; 82062306a36Sopenharmony_ci interrupt-map = <0 0 0 1 &intc 0 0 142 82162306a36Sopenharmony_ci IRQ_TYPE_LEVEL_HIGH>, /* int_a */ 82262306a36Sopenharmony_ci <0 0 0 2 &intc 0 0 143 82362306a36Sopenharmony_ci IRQ_TYPE_LEVEL_HIGH>, /* int_b */ 82462306a36Sopenharmony_ci <0 0 0 3 &intc 0 0 144 82562306a36Sopenharmony_ci IRQ_TYPE_LEVEL_HIGH>, /* int_c */ 82662306a36Sopenharmony_ci <0 0 0 4 &intc 0 0 145 82762306a36Sopenharmony_ci IRQ_TYPE_LEVEL_HIGH>; /* int_d */ 82862306a36Sopenharmony_ci 82962306a36Sopenharmony_ci clocks = <&gcc GCC_SYS_NOC_PCIE1_AXI_CLK>, 83062306a36Sopenharmony_ci <&gcc GCC_PCIE1_AXI_M_CLK>, 83162306a36Sopenharmony_ci <&gcc GCC_PCIE1_AXI_S_CLK>, 83262306a36Sopenharmony_ci <&gcc GCC_PCIE1_AHB_CLK>, 83362306a36Sopenharmony_ci <&gcc GCC_PCIE1_AUX_CLK>; 83462306a36Sopenharmony_ci clock-names = "iface", 83562306a36Sopenharmony_ci "axi_m", 83662306a36Sopenharmony_ci "axi_s", 83762306a36Sopenharmony_ci "ahb", 83862306a36Sopenharmony_ci "aux"; 83962306a36Sopenharmony_ci resets = <&gcc GCC_PCIE1_PIPE_ARES>, 84062306a36Sopenharmony_ci <&gcc GCC_PCIE1_SLEEP_ARES>, 84162306a36Sopenharmony_ci <&gcc GCC_PCIE1_CORE_STICKY_ARES>, 84262306a36Sopenharmony_ci <&gcc GCC_PCIE1_AXI_MASTER_ARES>, 84362306a36Sopenharmony_ci <&gcc GCC_PCIE1_AXI_SLAVE_ARES>, 84462306a36Sopenharmony_ci <&gcc GCC_PCIE1_AHB_ARES>, 84562306a36Sopenharmony_ci <&gcc GCC_PCIE1_AXI_MASTER_STICKY_ARES>; 84662306a36Sopenharmony_ci reset-names = "pipe", 84762306a36Sopenharmony_ci "sleep", 84862306a36Sopenharmony_ci "sticky", 84962306a36Sopenharmony_ci "axi_m", 85062306a36Sopenharmony_ci "axi_s", 85162306a36Sopenharmony_ci "ahb", 85262306a36Sopenharmony_ci "axi_m_sticky"; 85362306a36Sopenharmony_ci status = "disabled"; 85462306a36Sopenharmony_ci }; 85562306a36Sopenharmony_ci 85662306a36Sopenharmony_ci pcie0: pci@20000000 { 85762306a36Sopenharmony_ci compatible = "qcom,pcie-ipq8074-gen3"; 85862306a36Sopenharmony_ci reg = <0x20000000 0xf1d>, 85962306a36Sopenharmony_ci <0x20000f20 0xa8>, 86062306a36Sopenharmony_ci <0x20001000 0x1000>, 86162306a36Sopenharmony_ci <0x00080000 0x4000>, 86262306a36Sopenharmony_ci <0x20100000 0x1000>; 86362306a36Sopenharmony_ci reg-names = "dbi", "elbi", "atu", "parf", "config"; 86462306a36Sopenharmony_ci device_type = "pci"; 86562306a36Sopenharmony_ci linux,pci-domain = <0>; 86662306a36Sopenharmony_ci bus-range = <0x00 0xff>; 86762306a36Sopenharmony_ci num-lanes = <1>; 86862306a36Sopenharmony_ci max-link-speed = <3>; 86962306a36Sopenharmony_ci #address-cells = <3>; 87062306a36Sopenharmony_ci #size-cells = <2>; 87162306a36Sopenharmony_ci 87262306a36Sopenharmony_ci phys = <&pcie_phy0>; 87362306a36Sopenharmony_ci phy-names = "pciephy"; 87462306a36Sopenharmony_ci 87562306a36Sopenharmony_ci ranges = <0x81000000 0x0 0x00000000 0x20200000 0x0 0x10000>, /* I/O */ 87662306a36Sopenharmony_ci <0x82000000 0x0 0x20220000 0x20220000 0x0 0xfde0000>; /* MEM */ 87762306a36Sopenharmony_ci 87862306a36Sopenharmony_ci interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 87962306a36Sopenharmony_ci interrupt-names = "msi"; 88062306a36Sopenharmony_ci #interrupt-cells = <1>; 88162306a36Sopenharmony_ci interrupt-map-mask = <0 0 0 0x7>; 88262306a36Sopenharmony_ci interrupt-map = <0 0 0 1 &intc 0 0 75 88362306a36Sopenharmony_ci IRQ_TYPE_LEVEL_HIGH>, /* int_a */ 88462306a36Sopenharmony_ci <0 0 0 2 &intc 0 0 78 88562306a36Sopenharmony_ci IRQ_TYPE_LEVEL_HIGH>, /* int_b */ 88662306a36Sopenharmony_ci <0 0 0 3 &intc 0 0 79 88762306a36Sopenharmony_ci IRQ_TYPE_LEVEL_HIGH>, /* int_c */ 88862306a36Sopenharmony_ci <0 0 0 4 &intc 0 0 83 88962306a36Sopenharmony_ci IRQ_TYPE_LEVEL_HIGH>; /* int_d */ 89062306a36Sopenharmony_ci 89162306a36Sopenharmony_ci clocks = <&gcc GCC_SYS_NOC_PCIE0_AXI_CLK>, 89262306a36Sopenharmony_ci <&gcc GCC_PCIE0_AXI_M_CLK>, 89362306a36Sopenharmony_ci <&gcc GCC_PCIE0_AXI_S_CLK>, 89462306a36Sopenharmony_ci <&gcc GCC_PCIE0_AXI_S_BRIDGE_CLK>, 89562306a36Sopenharmony_ci <&gcc GCC_PCIE0_RCHNG_CLK>; 89662306a36Sopenharmony_ci clock-names = "iface", 89762306a36Sopenharmony_ci "axi_m", 89862306a36Sopenharmony_ci "axi_s", 89962306a36Sopenharmony_ci "axi_bridge", 90062306a36Sopenharmony_ci "rchng"; 90162306a36Sopenharmony_ci 90262306a36Sopenharmony_ci resets = <&gcc GCC_PCIE0_PIPE_ARES>, 90362306a36Sopenharmony_ci <&gcc GCC_PCIE0_SLEEP_ARES>, 90462306a36Sopenharmony_ci <&gcc GCC_PCIE0_CORE_STICKY_ARES>, 90562306a36Sopenharmony_ci <&gcc GCC_PCIE0_AXI_MASTER_ARES>, 90662306a36Sopenharmony_ci <&gcc GCC_PCIE0_AXI_SLAVE_ARES>, 90762306a36Sopenharmony_ci <&gcc GCC_PCIE0_AHB_ARES>, 90862306a36Sopenharmony_ci <&gcc GCC_PCIE0_AXI_MASTER_STICKY_ARES>, 90962306a36Sopenharmony_ci <&gcc GCC_PCIE0_AXI_SLAVE_STICKY_ARES>; 91062306a36Sopenharmony_ci reset-names = "pipe", 91162306a36Sopenharmony_ci "sleep", 91262306a36Sopenharmony_ci "sticky", 91362306a36Sopenharmony_ci "axi_m", 91462306a36Sopenharmony_ci "axi_s", 91562306a36Sopenharmony_ci "ahb", 91662306a36Sopenharmony_ci "axi_m_sticky", 91762306a36Sopenharmony_ci "axi_s_sticky"; 91862306a36Sopenharmony_ci status = "disabled"; 91962306a36Sopenharmony_ci }; 92062306a36Sopenharmony_ci }; 92162306a36Sopenharmony_ci 92262306a36Sopenharmony_ci timer { 92362306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 92462306a36Sopenharmony_ci interrupts = <GIC_PPI 2 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 92562306a36Sopenharmony_ci <GIC_PPI 3 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 92662306a36Sopenharmony_ci <GIC_PPI 4 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 92762306a36Sopenharmony_ci <GIC_PPI 1 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 92862306a36Sopenharmony_ci }; 92962306a36Sopenharmony_ci 93062306a36Sopenharmony_ci thermal-zones { 93162306a36Sopenharmony_ci nss-top-thermal { 93262306a36Sopenharmony_ci polling-delay-passive = <250>; 93362306a36Sopenharmony_ci polling-delay = <1000>; 93462306a36Sopenharmony_ci 93562306a36Sopenharmony_ci thermal-sensors = <&tsens 4>; 93662306a36Sopenharmony_ci 93762306a36Sopenharmony_ci trips { 93862306a36Sopenharmony_ci nss-top-crit { 93962306a36Sopenharmony_ci temperature = <110000>; 94062306a36Sopenharmony_ci hysteresis = <1000>; 94162306a36Sopenharmony_ci type = "critical"; 94262306a36Sopenharmony_ci }; 94362306a36Sopenharmony_ci }; 94462306a36Sopenharmony_ci }; 94562306a36Sopenharmony_ci 94662306a36Sopenharmony_ci nss0-thermal { 94762306a36Sopenharmony_ci polling-delay-passive = <250>; 94862306a36Sopenharmony_ci polling-delay = <1000>; 94962306a36Sopenharmony_ci 95062306a36Sopenharmony_ci thermal-sensors = <&tsens 5>; 95162306a36Sopenharmony_ci 95262306a36Sopenharmony_ci trips { 95362306a36Sopenharmony_ci nss-0-crit { 95462306a36Sopenharmony_ci temperature = <110000>; 95562306a36Sopenharmony_ci hysteresis = <1000>; 95662306a36Sopenharmony_ci type = "critical"; 95762306a36Sopenharmony_ci }; 95862306a36Sopenharmony_ci }; 95962306a36Sopenharmony_ci }; 96062306a36Sopenharmony_ci 96162306a36Sopenharmony_ci nss1-thermal { 96262306a36Sopenharmony_ci polling-delay-passive = <250>; 96362306a36Sopenharmony_ci polling-delay = <1000>; 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_ci thermal-sensors = <&tsens 6>; 96662306a36Sopenharmony_ci 96762306a36Sopenharmony_ci trips { 96862306a36Sopenharmony_ci nss-1-crit { 96962306a36Sopenharmony_ci temperature = <110000>; 97062306a36Sopenharmony_ci hysteresis = <1000>; 97162306a36Sopenharmony_ci type = "critical"; 97262306a36Sopenharmony_ci }; 97362306a36Sopenharmony_ci }; 97462306a36Sopenharmony_ci }; 97562306a36Sopenharmony_ci 97662306a36Sopenharmony_ci wcss-phya0-thermal { 97762306a36Sopenharmony_ci polling-delay-passive = <250>; 97862306a36Sopenharmony_ci polling-delay = <1000>; 97962306a36Sopenharmony_ci 98062306a36Sopenharmony_ci thermal-sensors = <&tsens 7>; 98162306a36Sopenharmony_ci 98262306a36Sopenharmony_ci trips { 98362306a36Sopenharmony_ci wcss-phya0-crit { 98462306a36Sopenharmony_ci temperature = <110000>; 98562306a36Sopenharmony_ci hysteresis = <1000>; 98662306a36Sopenharmony_ci type = "critical"; 98762306a36Sopenharmony_ci }; 98862306a36Sopenharmony_ci }; 98962306a36Sopenharmony_ci }; 99062306a36Sopenharmony_ci 99162306a36Sopenharmony_ci wcss-phya1-thermal { 99262306a36Sopenharmony_ci polling-delay-passive = <250>; 99362306a36Sopenharmony_ci polling-delay = <1000>; 99462306a36Sopenharmony_ci 99562306a36Sopenharmony_ci thermal-sensors = <&tsens 8>; 99662306a36Sopenharmony_ci 99762306a36Sopenharmony_ci trips { 99862306a36Sopenharmony_ci wcss-phya1-crit { 99962306a36Sopenharmony_ci temperature = <110000>; 100062306a36Sopenharmony_ci hysteresis = <1000>; 100162306a36Sopenharmony_ci type = "critical"; 100262306a36Sopenharmony_ci }; 100362306a36Sopenharmony_ci }; 100462306a36Sopenharmony_ci }; 100562306a36Sopenharmony_ci 100662306a36Sopenharmony_ci cpu0_thermal: cpu0-thermal { 100762306a36Sopenharmony_ci polling-delay-passive = <250>; 100862306a36Sopenharmony_ci polling-delay = <1000>; 100962306a36Sopenharmony_ci 101062306a36Sopenharmony_ci thermal-sensors = <&tsens 9>; 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_ci trips { 101362306a36Sopenharmony_ci cpu0-crit { 101462306a36Sopenharmony_ci temperature = <110000>; 101562306a36Sopenharmony_ci hysteresis = <1000>; 101662306a36Sopenharmony_ci type = "critical"; 101762306a36Sopenharmony_ci }; 101862306a36Sopenharmony_ci }; 101962306a36Sopenharmony_ci }; 102062306a36Sopenharmony_ci 102162306a36Sopenharmony_ci cpu1_thermal: cpu1-thermal { 102262306a36Sopenharmony_ci polling-delay-passive = <250>; 102362306a36Sopenharmony_ci polling-delay = <1000>; 102462306a36Sopenharmony_ci 102562306a36Sopenharmony_ci thermal-sensors = <&tsens 10>; 102662306a36Sopenharmony_ci 102762306a36Sopenharmony_ci trips { 102862306a36Sopenharmony_ci cpu1-crit { 102962306a36Sopenharmony_ci temperature = <110000>; 103062306a36Sopenharmony_ci hysteresis = <1000>; 103162306a36Sopenharmony_ci type = "critical"; 103262306a36Sopenharmony_ci }; 103362306a36Sopenharmony_ci }; 103462306a36Sopenharmony_ci }; 103562306a36Sopenharmony_ci 103662306a36Sopenharmony_ci cpu2_thermal: cpu2-thermal { 103762306a36Sopenharmony_ci polling-delay-passive = <250>; 103862306a36Sopenharmony_ci polling-delay = <1000>; 103962306a36Sopenharmony_ci 104062306a36Sopenharmony_ci thermal-sensors = <&tsens 11>; 104162306a36Sopenharmony_ci 104262306a36Sopenharmony_ci trips { 104362306a36Sopenharmony_ci cpu2-crit { 104462306a36Sopenharmony_ci temperature = <110000>; 104562306a36Sopenharmony_ci hysteresis = <1000>; 104662306a36Sopenharmony_ci type = "critical"; 104762306a36Sopenharmony_ci }; 104862306a36Sopenharmony_ci }; 104962306a36Sopenharmony_ci }; 105062306a36Sopenharmony_ci 105162306a36Sopenharmony_ci cpu3_thermal: cpu3-thermal { 105262306a36Sopenharmony_ci polling-delay-passive = <250>; 105362306a36Sopenharmony_ci polling-delay = <1000>; 105462306a36Sopenharmony_ci 105562306a36Sopenharmony_ci thermal-sensors = <&tsens 12>; 105662306a36Sopenharmony_ci 105762306a36Sopenharmony_ci trips { 105862306a36Sopenharmony_ci cpu3-crit { 105962306a36Sopenharmony_ci temperature = <110000>; 106062306a36Sopenharmony_ci hysteresis = <1000>; 106162306a36Sopenharmony_ci type = "critical"; 106262306a36Sopenharmony_ci }; 106362306a36Sopenharmony_ci }; 106462306a36Sopenharmony_ci }; 106562306a36Sopenharmony_ci 106662306a36Sopenharmony_ci cluster_thermal: cluster-thermal { 106762306a36Sopenharmony_ci polling-delay-passive = <250>; 106862306a36Sopenharmony_ci polling-delay = <1000>; 106962306a36Sopenharmony_ci 107062306a36Sopenharmony_ci thermal-sensors = <&tsens 13>; 107162306a36Sopenharmony_ci 107262306a36Sopenharmony_ci trips { 107362306a36Sopenharmony_ci cluster-crit { 107462306a36Sopenharmony_ci temperature = <110000>; 107562306a36Sopenharmony_ci hysteresis = <1000>; 107662306a36Sopenharmony_ci type = "critical"; 107762306a36Sopenharmony_ci }; 107862306a36Sopenharmony_ci }; 107962306a36Sopenharmony_ci }; 108062306a36Sopenharmony_ci 108162306a36Sopenharmony_ci wcss-phyb0-thermal { 108262306a36Sopenharmony_ci polling-delay-passive = <250>; 108362306a36Sopenharmony_ci polling-delay = <1000>; 108462306a36Sopenharmony_ci 108562306a36Sopenharmony_ci thermal-sensors = <&tsens 14>; 108662306a36Sopenharmony_ci 108762306a36Sopenharmony_ci trips { 108862306a36Sopenharmony_ci wcss-phyb0-crit { 108962306a36Sopenharmony_ci temperature = <110000>; 109062306a36Sopenharmony_ci hysteresis = <1000>; 109162306a36Sopenharmony_ci type = "critical"; 109262306a36Sopenharmony_ci }; 109362306a36Sopenharmony_ci }; 109462306a36Sopenharmony_ci }; 109562306a36Sopenharmony_ci 109662306a36Sopenharmony_ci wcss-phyb1-thermal { 109762306a36Sopenharmony_ci polling-delay-passive = <250>; 109862306a36Sopenharmony_ci polling-delay = <1000>; 109962306a36Sopenharmony_ci 110062306a36Sopenharmony_ci thermal-sensors = <&tsens 15>; 110162306a36Sopenharmony_ci 110262306a36Sopenharmony_ci trips { 110362306a36Sopenharmony_ci wcss-phyb1-crit { 110462306a36Sopenharmony_ci temperature = <110000>; 110562306a36Sopenharmony_ci hysteresis = <1000>; 110662306a36Sopenharmony_ci type = "critical"; 110762306a36Sopenharmony_ci }; 110862306a36Sopenharmony_ci }; 110962306a36Sopenharmony_ci }; 111062306a36Sopenharmony_ci }; 111162306a36Sopenharmony_ci}; 1112