162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci// Copyright (c) 2021 Nuvoton Technology tomer.maimon@nuvoton.com
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci#include "nuvoton-common-npcm8xx.dtsi"
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci/ {
762306a36Sopenharmony_ci	#address-cells = <2>;
862306a36Sopenharmony_ci	#size-cells = <2>;
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci	cpus {
1162306a36Sopenharmony_ci		#address-cells = <2>;
1262306a36Sopenharmony_ci		#size-cells = <0>;
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci		cpu0: cpu@0 {
1562306a36Sopenharmony_ci			device_type = "cpu";
1662306a36Sopenharmony_ci			compatible = "arm,cortex-a35";
1762306a36Sopenharmony_ci			clocks = <&clk NPCM8XX_CLK_CPU>;
1862306a36Sopenharmony_ci			reg = <0x0 0x0>;
1962306a36Sopenharmony_ci			next-level-cache = <&l2>;
2062306a36Sopenharmony_ci			enable-method = "psci";
2162306a36Sopenharmony_ci		};
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci		cpu1: cpu@1 {
2462306a36Sopenharmony_ci			device_type = "cpu";
2562306a36Sopenharmony_ci			compatible = "arm,cortex-a35";
2662306a36Sopenharmony_ci			clocks = <&clk NPCM8XX_CLK_CPU>;
2762306a36Sopenharmony_ci			reg = <0x0 0x1>;
2862306a36Sopenharmony_ci			next-level-cache = <&l2>;
2962306a36Sopenharmony_ci			enable-method = "psci";
3062306a36Sopenharmony_ci		};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci		cpu2: cpu@2 {
3362306a36Sopenharmony_ci			device_type = "cpu";
3462306a36Sopenharmony_ci			compatible = "arm,cortex-a35";
3562306a36Sopenharmony_ci			clocks = <&clk NPCM8XX_CLK_CPU>;
3662306a36Sopenharmony_ci			reg = <0x0 0x2>;
3762306a36Sopenharmony_ci			next-level-cache = <&l2>;
3862306a36Sopenharmony_ci			enable-method = "psci";
3962306a36Sopenharmony_ci		};
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci		cpu3: cpu@3 {
4262306a36Sopenharmony_ci			device_type = "cpu";
4362306a36Sopenharmony_ci			compatible = "arm,cortex-a35";
4462306a36Sopenharmony_ci			clocks = <&clk NPCM8XX_CLK_CPU>;
4562306a36Sopenharmony_ci			reg = <0x0 0x3>;
4662306a36Sopenharmony_ci			next-level-cache = <&l2>;
4762306a36Sopenharmony_ci			enable-method = "psci";
4862306a36Sopenharmony_ci		};
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci		l2: l2-cache {
5162306a36Sopenharmony_ci			compatible = "cache";
5262306a36Sopenharmony_ci			cache-level = <2>;
5362306a36Sopenharmony_ci			cache-unified;
5462306a36Sopenharmony_ci		};
5562306a36Sopenharmony_ci	};
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	arm-pmu {
5862306a36Sopenharmony_ci		compatible = "arm,cortex-a35-pmu";
5962306a36Sopenharmony_ci		interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
6062306a36Sopenharmony_ci			     <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>,
6162306a36Sopenharmony_ci			     <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>,
6262306a36Sopenharmony_ci			     <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>;
6362306a36Sopenharmony_ci		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
6462306a36Sopenharmony_ci	};
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	psci {
6762306a36Sopenharmony_ci		compatible      = "arm,psci-1.0";
6862306a36Sopenharmony_ci		method          = "smc";
6962306a36Sopenharmony_ci	};
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci	timer {
7262306a36Sopenharmony_ci		compatible = "arm,armv8-timer";
7362306a36Sopenharmony_ci		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
7462306a36Sopenharmony_ci			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
7562306a36Sopenharmony_ci			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
7662306a36Sopenharmony_ci			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
7762306a36Sopenharmony_ci	};
7862306a36Sopenharmony_ci};
79