162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2023 Nuvoton Technology Corp. 462306a36Sopenharmony_ci * Author: Shan-Chun Hung <schung@nuvoton.com> 562306a36Sopenharmony_ci * Jacky huang <ychuang3@nuvoton.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 962306a36Sopenharmony_ci#include <dt-bindings/input/input.h> 1062306a36Sopenharmony_ci#include <dt-bindings/gpio/gpio.h> 1162306a36Sopenharmony_ci#include <dt-bindings/clock/nuvoton,ma35d1-clk.h> 1262306a36Sopenharmony_ci#include <dt-bindings/reset/nuvoton,ma35d1-reset.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci/ { 1562306a36Sopenharmony_ci compatible = "nuvoton,ma35d1"; 1662306a36Sopenharmony_ci interrupt-parent = <&gic>; 1762306a36Sopenharmony_ci #address-cells = <2>; 1862306a36Sopenharmony_ci #size-cells = <2>; 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci cpus { 2162306a36Sopenharmony_ci #address-cells = <2>; 2262306a36Sopenharmony_ci #size-cells = <0>; 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci cpu0: cpu@0 { 2562306a36Sopenharmony_ci device_type = "cpu"; 2662306a36Sopenharmony_ci compatible = "arm,cortex-a35"; 2762306a36Sopenharmony_ci reg = <0x0 0x0>; 2862306a36Sopenharmony_ci enable-method = "psci"; 2962306a36Sopenharmony_ci next-level-cache = <&L2_0>; 3062306a36Sopenharmony_ci }; 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci cpu1: cpu@1 { 3362306a36Sopenharmony_ci device_type = "cpu"; 3462306a36Sopenharmony_ci compatible = "arm,cortex-a35"; 3562306a36Sopenharmony_ci reg = <0x0 0x1>; 3662306a36Sopenharmony_ci enable-method = "psci"; 3762306a36Sopenharmony_ci next-level-cache = <&L2_0>; 3862306a36Sopenharmony_ci }; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci L2_0: l2-cache { 4162306a36Sopenharmony_ci compatible = "cache"; 4262306a36Sopenharmony_ci cache-level = <2>; 4362306a36Sopenharmony_ci cache-unified; 4462306a36Sopenharmony_ci cache-size = <0x80000>; 4562306a36Sopenharmony_ci }; 4662306a36Sopenharmony_ci }; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci psci { 4962306a36Sopenharmony_ci compatible = "arm,psci-0.2"; 5062306a36Sopenharmony_ci method = "smc"; 5162306a36Sopenharmony_ci }; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci gic: interrupt-controller@50801000 { 5462306a36Sopenharmony_ci compatible = "arm,gic-400"; 5562306a36Sopenharmony_ci reg = <0x0 0x50801000 0 0x1000>, /* GICD */ 5662306a36Sopenharmony_ci <0x0 0x50802000 0 0x2000>, /* GICC */ 5762306a36Sopenharmony_ci <0x0 0x50804000 0 0x2000>, /* GICH */ 5862306a36Sopenharmony_ci <0x0 0x50806000 0 0x2000>; /* GICV */ 5962306a36Sopenharmony_ci #interrupt-cells = <3>; 6062306a36Sopenharmony_ci interrupt-parent = <&gic>; 6162306a36Sopenharmony_ci interrupt-controller; 6262306a36Sopenharmony_ci interrupts = <GIC_PPI 9 (GIC_CPU_MASK_RAW(0x13) | 6362306a36Sopenharmony_ci IRQ_TYPE_LEVEL_HIGH)>; 6462306a36Sopenharmony_ci }; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci timer { 6762306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 6862306a36Sopenharmony_ci interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | 6962306a36Sopenharmony_ci IRQ_TYPE_LEVEL_LOW)>, /* Physical Secure */ 7062306a36Sopenharmony_ci <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | 7162306a36Sopenharmony_ci IRQ_TYPE_LEVEL_LOW)>, /* Physical Non-Secure */ 7262306a36Sopenharmony_ci <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | 7362306a36Sopenharmony_ci IRQ_TYPE_LEVEL_LOW)>, /* Virtual */ 7462306a36Sopenharmony_ci <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | 7562306a36Sopenharmony_ci IRQ_TYPE_LEVEL_LOW)>; /* Hypervisor */ 7662306a36Sopenharmony_ci interrupt-parent = <&gic>; 7762306a36Sopenharmony_ci }; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci soc { 8062306a36Sopenharmony_ci compatible = "simple-bus"; 8162306a36Sopenharmony_ci #address-cells = <2>; 8262306a36Sopenharmony_ci #size-cells = <2>; 8362306a36Sopenharmony_ci ranges; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci sys: system-management@40460000 { 8662306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-reset"; 8762306a36Sopenharmony_ci reg = <0x0 0x40460000 0x0 0x200>; 8862306a36Sopenharmony_ci #reset-cells = <1>; 8962306a36Sopenharmony_ci }; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci clk: clock-controller@40460200 { 9262306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-clk"; 9362306a36Sopenharmony_ci reg = <0x00000000 0x40460200 0x0 0x100>; 9462306a36Sopenharmony_ci #clock-cells = <1>; 9562306a36Sopenharmony_ci clocks = <&clk_hxt>; 9662306a36Sopenharmony_ci }; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci uart0: serial@40700000 { 9962306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 10062306a36Sopenharmony_ci reg = <0x0 0x40700000 0x0 0x100>; 10162306a36Sopenharmony_ci interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 10262306a36Sopenharmony_ci clocks = <&clk UART0_GATE>; 10362306a36Sopenharmony_ci status = "disabled"; 10462306a36Sopenharmony_ci }; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci uart1: serial@40710000 { 10762306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 10862306a36Sopenharmony_ci reg = <0x0 0x40710000 0x0 0x100>; 10962306a36Sopenharmony_ci interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 11062306a36Sopenharmony_ci clocks = <&clk UART1_GATE>; 11162306a36Sopenharmony_ci status = "disabled"; 11262306a36Sopenharmony_ci }; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci uart2: serial@40720000 { 11562306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 11662306a36Sopenharmony_ci reg = <0x0 0x40720000 0x0 0x100>; 11762306a36Sopenharmony_ci interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 11862306a36Sopenharmony_ci clocks = <&clk UART2_GATE>; 11962306a36Sopenharmony_ci status = "disabled"; 12062306a36Sopenharmony_ci }; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci uart3: serial@40730000 { 12362306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 12462306a36Sopenharmony_ci reg = <0x0 0x40730000 0x0 0x100>; 12562306a36Sopenharmony_ci interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 12662306a36Sopenharmony_ci clocks = <&clk UART3_GATE>; 12762306a36Sopenharmony_ci status = "disabled"; 12862306a36Sopenharmony_ci }; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci uart4: serial@40740000 { 13162306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 13262306a36Sopenharmony_ci reg = <0x0 0x40740000 0x0 0x100>; 13362306a36Sopenharmony_ci interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 13462306a36Sopenharmony_ci clocks = <&clk UART4_GATE>; 13562306a36Sopenharmony_ci status = "disabled"; 13662306a36Sopenharmony_ci }; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci uart5: serial@40750000 { 13962306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 14062306a36Sopenharmony_ci reg = <0x0 0x40750000 0x0 0x100>; 14162306a36Sopenharmony_ci interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 14262306a36Sopenharmony_ci clocks = <&clk UART5_GATE>; 14362306a36Sopenharmony_ci status = "disabled"; 14462306a36Sopenharmony_ci }; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci uart6: serial@40760000 { 14762306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 14862306a36Sopenharmony_ci reg = <0x0 0x40760000 0x0 0x100>; 14962306a36Sopenharmony_ci interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 15062306a36Sopenharmony_ci clocks = <&clk UART6_GATE>; 15162306a36Sopenharmony_ci status = "disabled"; 15262306a36Sopenharmony_ci }; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci uart7: serial@40770000 { 15562306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 15662306a36Sopenharmony_ci reg = <0x0 0x40770000 0x0 0x100>; 15762306a36Sopenharmony_ci interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 15862306a36Sopenharmony_ci clocks = <&clk UART7_GATE>; 15962306a36Sopenharmony_ci status = "disabled"; 16062306a36Sopenharmony_ci }; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci uart8: serial@40780000 { 16362306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 16462306a36Sopenharmony_ci reg = <0x0 0x40780000 0x0 0x100>; 16562306a36Sopenharmony_ci interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 16662306a36Sopenharmony_ci clocks = <&clk UART8_GATE>; 16762306a36Sopenharmony_ci status = "disabled"; 16862306a36Sopenharmony_ci }; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci uart9: serial@40790000 { 17162306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 17262306a36Sopenharmony_ci reg = <0x0 0x40790000 0x0 0x100>; 17362306a36Sopenharmony_ci interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 17462306a36Sopenharmony_ci clocks = <&clk UART9_GATE>; 17562306a36Sopenharmony_ci status = "disabled"; 17662306a36Sopenharmony_ci }; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci uart10: serial@407a0000 { 17962306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 18062306a36Sopenharmony_ci reg = <0x0 0x407a0000 0x0 0x100>; 18162306a36Sopenharmony_ci interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 18262306a36Sopenharmony_ci clocks = <&clk UART10_GATE>; 18362306a36Sopenharmony_ci status = "disabled"; 18462306a36Sopenharmony_ci }; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci uart11: serial@407b0000 { 18762306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 18862306a36Sopenharmony_ci reg = <0x0 0x407b0000 0x0 0x100>; 18962306a36Sopenharmony_ci interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 19062306a36Sopenharmony_ci clocks = <&clk UART11_GATE>; 19162306a36Sopenharmony_ci status = "disabled"; 19262306a36Sopenharmony_ci }; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci uart12: serial@407c0000 { 19562306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 19662306a36Sopenharmony_ci reg = <0x0 0x407c0000 0x0 0x100>; 19762306a36Sopenharmony_ci interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 19862306a36Sopenharmony_ci clocks = <&clk UART12_GATE>; 19962306a36Sopenharmony_ci status = "disabled"; 20062306a36Sopenharmony_ci }; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci uart13: serial@407d0000 { 20362306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 20462306a36Sopenharmony_ci reg = <0x0 0x407d0000 0x0 0x100>; 20562306a36Sopenharmony_ci interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; 20662306a36Sopenharmony_ci clocks = <&clk UART13_GATE>; 20762306a36Sopenharmony_ci status = "disabled"; 20862306a36Sopenharmony_ci }; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci uart14: serial@407e0000 { 21162306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 21262306a36Sopenharmony_ci reg = <0x0 0x407e0000 0x0 0x100>; 21362306a36Sopenharmony_ci interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 21462306a36Sopenharmony_ci clocks = <&clk UART14_GATE>; 21562306a36Sopenharmony_ci status = "disabled"; 21662306a36Sopenharmony_ci }; 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci uart15: serial@407f0000 { 21962306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 22062306a36Sopenharmony_ci reg = <0x0 0x407f0000 0x0 0x100>; 22162306a36Sopenharmony_ci interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 22262306a36Sopenharmony_ci clocks = <&clk UART15_GATE>; 22362306a36Sopenharmony_ci status = "disabled"; 22462306a36Sopenharmony_ci }; 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci uart16: serial@40880000 { 22762306a36Sopenharmony_ci compatible = "nuvoton,ma35d1-uart"; 22862306a36Sopenharmony_ci reg = <0x0 0x40880000 0x0 0x100>; 22962306a36Sopenharmony_ci interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; 23062306a36Sopenharmony_ci clocks = <&clk UART16_GATE>; 23162306a36Sopenharmony_ci status = "disabled"; 23262306a36Sopenharmony_ci }; 23362306a36Sopenharmony_ci }; 23462306a36Sopenharmony_ci}; 235