162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2014 MediaTek Inc. 462306a36Sopenharmony_ci * Author: Eddie Huang <eddie.huang@mediatek.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <dt-bindings/clock/mt8173-clk.h> 862306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/irq.h> 962306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 1062306a36Sopenharmony_ci#include <dt-bindings/memory/mt8173-larb-port.h> 1162306a36Sopenharmony_ci#include <dt-bindings/phy/phy.h> 1262306a36Sopenharmony_ci#include <dt-bindings/power/mt8173-power.h> 1362306a36Sopenharmony_ci#include <dt-bindings/reset/mt8173-resets.h> 1462306a36Sopenharmony_ci#include <dt-bindings/gce/mt8173-gce.h> 1562306a36Sopenharmony_ci#include <dt-bindings/thermal/thermal.h> 1662306a36Sopenharmony_ci#include "mt8173-pinfunc.h" 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/ { 1962306a36Sopenharmony_ci compatible = "mediatek,mt8173"; 2062306a36Sopenharmony_ci interrupt-parent = <&sysirq>; 2162306a36Sopenharmony_ci #address-cells = <2>; 2262306a36Sopenharmony_ci #size-cells = <2>; 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci aliases { 2562306a36Sopenharmony_ci ovl0 = &ovl0; 2662306a36Sopenharmony_ci ovl1 = &ovl1; 2762306a36Sopenharmony_ci rdma0 = &rdma0; 2862306a36Sopenharmony_ci rdma1 = &rdma1; 2962306a36Sopenharmony_ci rdma2 = &rdma2; 3062306a36Sopenharmony_ci wdma0 = &wdma0; 3162306a36Sopenharmony_ci wdma1 = &wdma1; 3262306a36Sopenharmony_ci color0 = &color0; 3362306a36Sopenharmony_ci color1 = &color1; 3462306a36Sopenharmony_ci split0 = &split0; 3562306a36Sopenharmony_ci split1 = &split1; 3662306a36Sopenharmony_ci dpi0 = &dpi0; 3762306a36Sopenharmony_ci dsi0 = &dsi0; 3862306a36Sopenharmony_ci dsi1 = &dsi1; 3962306a36Sopenharmony_ci mdp-rdma0 = &mdp_rdma0; 4062306a36Sopenharmony_ci mdp-rdma1 = &mdp_rdma1; 4162306a36Sopenharmony_ci mdp-rsz0 = &mdp_rsz0; 4262306a36Sopenharmony_ci mdp-rsz1 = &mdp_rsz1; 4362306a36Sopenharmony_ci mdp-rsz2 = &mdp_rsz2; 4462306a36Sopenharmony_ci mdp-wdma0 = &mdp_wdma0; 4562306a36Sopenharmony_ci mdp-wrot0 = &mdp_wrot0; 4662306a36Sopenharmony_ci mdp-wrot1 = &mdp_wrot1; 4762306a36Sopenharmony_ci serial0 = &uart0; 4862306a36Sopenharmony_ci serial1 = &uart1; 4962306a36Sopenharmony_ci serial2 = &uart2; 5062306a36Sopenharmony_ci serial3 = &uart3; 5162306a36Sopenharmony_ci }; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci cluster0_opp: opp-table-0 { 5462306a36Sopenharmony_ci compatible = "operating-points-v2"; 5562306a36Sopenharmony_ci opp-shared; 5662306a36Sopenharmony_ci opp-507000000 { 5762306a36Sopenharmony_ci opp-hz = /bits/ 64 <507000000>; 5862306a36Sopenharmony_ci opp-microvolt = <859000>; 5962306a36Sopenharmony_ci }; 6062306a36Sopenharmony_ci opp-702000000 { 6162306a36Sopenharmony_ci opp-hz = /bits/ 64 <702000000>; 6262306a36Sopenharmony_ci opp-microvolt = <908000>; 6362306a36Sopenharmony_ci }; 6462306a36Sopenharmony_ci opp-1001000000 { 6562306a36Sopenharmony_ci opp-hz = /bits/ 64 <1001000000>; 6662306a36Sopenharmony_ci opp-microvolt = <983000>; 6762306a36Sopenharmony_ci }; 6862306a36Sopenharmony_ci opp-1105000000 { 6962306a36Sopenharmony_ci opp-hz = /bits/ 64 <1105000000>; 7062306a36Sopenharmony_ci opp-microvolt = <1009000>; 7162306a36Sopenharmony_ci }; 7262306a36Sopenharmony_ci opp-1209000000 { 7362306a36Sopenharmony_ci opp-hz = /bits/ 64 <1209000000>; 7462306a36Sopenharmony_ci opp-microvolt = <1034000>; 7562306a36Sopenharmony_ci }; 7662306a36Sopenharmony_ci opp-1300000000 { 7762306a36Sopenharmony_ci opp-hz = /bits/ 64 <1300000000>; 7862306a36Sopenharmony_ci opp-microvolt = <1057000>; 7962306a36Sopenharmony_ci }; 8062306a36Sopenharmony_ci opp-1508000000 { 8162306a36Sopenharmony_ci opp-hz = /bits/ 64 <1508000000>; 8262306a36Sopenharmony_ci opp-microvolt = <1109000>; 8362306a36Sopenharmony_ci }; 8462306a36Sopenharmony_ci opp-1703000000 { 8562306a36Sopenharmony_ci opp-hz = /bits/ 64 <1703000000>; 8662306a36Sopenharmony_ci opp-microvolt = <1125000>; 8762306a36Sopenharmony_ci }; 8862306a36Sopenharmony_ci }; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci cluster1_opp: opp-table-1 { 9162306a36Sopenharmony_ci compatible = "operating-points-v2"; 9262306a36Sopenharmony_ci opp-shared; 9362306a36Sopenharmony_ci opp-507000000 { 9462306a36Sopenharmony_ci opp-hz = /bits/ 64 <507000000>; 9562306a36Sopenharmony_ci opp-microvolt = <828000>; 9662306a36Sopenharmony_ci }; 9762306a36Sopenharmony_ci opp-702000000 { 9862306a36Sopenharmony_ci opp-hz = /bits/ 64 <702000000>; 9962306a36Sopenharmony_ci opp-microvolt = <867000>; 10062306a36Sopenharmony_ci }; 10162306a36Sopenharmony_ci opp-1001000000 { 10262306a36Sopenharmony_ci opp-hz = /bits/ 64 <1001000000>; 10362306a36Sopenharmony_ci opp-microvolt = <927000>; 10462306a36Sopenharmony_ci }; 10562306a36Sopenharmony_ci opp-1209000000 { 10662306a36Sopenharmony_ci opp-hz = /bits/ 64 <1209000000>; 10762306a36Sopenharmony_ci opp-microvolt = <968000>; 10862306a36Sopenharmony_ci }; 10962306a36Sopenharmony_ci opp-1404000000 { 11062306a36Sopenharmony_ci opp-hz = /bits/ 64 <1404000000>; 11162306a36Sopenharmony_ci opp-microvolt = <1007000>; 11262306a36Sopenharmony_ci }; 11362306a36Sopenharmony_ci opp-1612000000 { 11462306a36Sopenharmony_ci opp-hz = /bits/ 64 <1612000000>; 11562306a36Sopenharmony_ci opp-microvolt = <1049000>; 11662306a36Sopenharmony_ci }; 11762306a36Sopenharmony_ci opp-1807000000 { 11862306a36Sopenharmony_ci opp-hz = /bits/ 64 <1807000000>; 11962306a36Sopenharmony_ci opp-microvolt = <1089000>; 12062306a36Sopenharmony_ci }; 12162306a36Sopenharmony_ci opp-2106000000 { 12262306a36Sopenharmony_ci opp-hz = /bits/ 64 <2106000000>; 12362306a36Sopenharmony_ci opp-microvolt = <1125000>; 12462306a36Sopenharmony_ci }; 12562306a36Sopenharmony_ci }; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci cpus { 12862306a36Sopenharmony_ci #address-cells = <1>; 12962306a36Sopenharmony_ci #size-cells = <0>; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci cpu-map { 13262306a36Sopenharmony_ci cluster0 { 13362306a36Sopenharmony_ci core0 { 13462306a36Sopenharmony_ci cpu = <&cpu0>; 13562306a36Sopenharmony_ci }; 13662306a36Sopenharmony_ci core1 { 13762306a36Sopenharmony_ci cpu = <&cpu1>; 13862306a36Sopenharmony_ci }; 13962306a36Sopenharmony_ci }; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci cluster1 { 14262306a36Sopenharmony_ci core0 { 14362306a36Sopenharmony_ci cpu = <&cpu2>; 14462306a36Sopenharmony_ci }; 14562306a36Sopenharmony_ci core1 { 14662306a36Sopenharmony_ci cpu = <&cpu3>; 14762306a36Sopenharmony_ci }; 14862306a36Sopenharmony_ci }; 14962306a36Sopenharmony_ci }; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci cpu0: cpu@0 { 15262306a36Sopenharmony_ci device_type = "cpu"; 15362306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 15462306a36Sopenharmony_ci reg = <0x000>; 15562306a36Sopenharmony_ci enable-method = "psci"; 15662306a36Sopenharmony_ci cpu-idle-states = <&CPU_SLEEP_0>; 15762306a36Sopenharmony_ci #cooling-cells = <2>; 15862306a36Sopenharmony_ci dynamic-power-coefficient = <263>; 15962306a36Sopenharmony_ci clocks = <&infracfg CLK_INFRA_CA53SEL>, 16062306a36Sopenharmony_ci <&apmixedsys CLK_APMIXED_MAINPLL>; 16162306a36Sopenharmony_ci clock-names = "cpu", "intermediate"; 16262306a36Sopenharmony_ci operating-points-v2 = <&cluster0_opp>; 16362306a36Sopenharmony_ci capacity-dmips-mhz = <740>; 16462306a36Sopenharmony_ci }; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci cpu1: cpu@1 { 16762306a36Sopenharmony_ci device_type = "cpu"; 16862306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 16962306a36Sopenharmony_ci reg = <0x001>; 17062306a36Sopenharmony_ci enable-method = "psci"; 17162306a36Sopenharmony_ci cpu-idle-states = <&CPU_SLEEP_0>; 17262306a36Sopenharmony_ci #cooling-cells = <2>; 17362306a36Sopenharmony_ci dynamic-power-coefficient = <263>; 17462306a36Sopenharmony_ci clocks = <&infracfg CLK_INFRA_CA53SEL>, 17562306a36Sopenharmony_ci <&apmixedsys CLK_APMIXED_MAINPLL>; 17662306a36Sopenharmony_ci clock-names = "cpu", "intermediate"; 17762306a36Sopenharmony_ci operating-points-v2 = <&cluster0_opp>; 17862306a36Sopenharmony_ci capacity-dmips-mhz = <740>; 17962306a36Sopenharmony_ci }; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci cpu2: cpu@100 { 18262306a36Sopenharmony_ci device_type = "cpu"; 18362306a36Sopenharmony_ci compatible = "arm,cortex-a72"; 18462306a36Sopenharmony_ci reg = <0x100>; 18562306a36Sopenharmony_ci enable-method = "psci"; 18662306a36Sopenharmony_ci cpu-idle-states = <&CPU_SLEEP_0>; 18762306a36Sopenharmony_ci #cooling-cells = <2>; 18862306a36Sopenharmony_ci dynamic-power-coefficient = <530>; 18962306a36Sopenharmony_ci clocks = <&infracfg CLK_INFRA_CA72SEL>, 19062306a36Sopenharmony_ci <&apmixedsys CLK_APMIXED_MAINPLL>; 19162306a36Sopenharmony_ci clock-names = "cpu", "intermediate"; 19262306a36Sopenharmony_ci operating-points-v2 = <&cluster1_opp>; 19362306a36Sopenharmony_ci capacity-dmips-mhz = <1024>; 19462306a36Sopenharmony_ci }; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci cpu3: cpu@101 { 19762306a36Sopenharmony_ci device_type = "cpu"; 19862306a36Sopenharmony_ci compatible = "arm,cortex-a72"; 19962306a36Sopenharmony_ci reg = <0x101>; 20062306a36Sopenharmony_ci enable-method = "psci"; 20162306a36Sopenharmony_ci cpu-idle-states = <&CPU_SLEEP_0>; 20262306a36Sopenharmony_ci #cooling-cells = <2>; 20362306a36Sopenharmony_ci dynamic-power-coefficient = <530>; 20462306a36Sopenharmony_ci clocks = <&infracfg CLK_INFRA_CA72SEL>, 20562306a36Sopenharmony_ci <&apmixedsys CLK_APMIXED_MAINPLL>; 20662306a36Sopenharmony_ci clock-names = "cpu", "intermediate"; 20762306a36Sopenharmony_ci operating-points-v2 = <&cluster1_opp>; 20862306a36Sopenharmony_ci capacity-dmips-mhz = <1024>; 20962306a36Sopenharmony_ci }; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci idle-states { 21262306a36Sopenharmony_ci entry-method = "psci"; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci CPU_SLEEP_0: cpu-sleep-0 { 21562306a36Sopenharmony_ci compatible = "arm,idle-state"; 21662306a36Sopenharmony_ci local-timer-stop; 21762306a36Sopenharmony_ci entry-latency-us = <639>; 21862306a36Sopenharmony_ci exit-latency-us = <680>; 21962306a36Sopenharmony_ci min-residency-us = <1088>; 22062306a36Sopenharmony_ci arm,psci-suspend-param = <0x0010000>; 22162306a36Sopenharmony_ci }; 22262306a36Sopenharmony_ci }; 22362306a36Sopenharmony_ci }; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci pmu_a53 { 22662306a36Sopenharmony_ci compatible = "arm,cortex-a53-pmu"; 22762306a36Sopenharmony_ci interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_LOW>, 22862306a36Sopenharmony_ci <GIC_SPI 9 IRQ_TYPE_LEVEL_LOW>; 22962306a36Sopenharmony_ci interrupt-affinity = <&cpu0>, <&cpu1>; 23062306a36Sopenharmony_ci }; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci pmu_a72 { 23362306a36Sopenharmony_ci compatible = "arm,cortex-a72-pmu"; 23462306a36Sopenharmony_ci interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_LOW>, 23562306a36Sopenharmony_ci <GIC_SPI 13 IRQ_TYPE_LEVEL_LOW>; 23662306a36Sopenharmony_ci interrupt-affinity = <&cpu2>, <&cpu3>; 23762306a36Sopenharmony_ci }; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci psci { 24062306a36Sopenharmony_ci compatible = "arm,psci-1.0", "arm,psci-0.2", "arm,psci"; 24162306a36Sopenharmony_ci method = "smc"; 24262306a36Sopenharmony_ci cpu_suspend = <0x84000001>; 24362306a36Sopenharmony_ci cpu_off = <0x84000002>; 24462306a36Sopenharmony_ci cpu_on = <0x84000003>; 24562306a36Sopenharmony_ci }; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci clk26m: oscillator0 { 24862306a36Sopenharmony_ci compatible = "fixed-clock"; 24962306a36Sopenharmony_ci #clock-cells = <0>; 25062306a36Sopenharmony_ci clock-frequency = <26000000>; 25162306a36Sopenharmony_ci clock-output-names = "clk26m"; 25262306a36Sopenharmony_ci }; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci clk32k: oscillator1 { 25562306a36Sopenharmony_ci compatible = "fixed-clock"; 25662306a36Sopenharmony_ci #clock-cells = <0>; 25762306a36Sopenharmony_ci clock-frequency = <32000>; 25862306a36Sopenharmony_ci clock-output-names = "clk32k"; 25962306a36Sopenharmony_ci }; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci cpum_ck: oscillator2 { 26262306a36Sopenharmony_ci compatible = "fixed-clock"; 26362306a36Sopenharmony_ci #clock-cells = <0>; 26462306a36Sopenharmony_ci clock-frequency = <0>; 26562306a36Sopenharmony_ci clock-output-names = "cpum_ck"; 26662306a36Sopenharmony_ci }; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci thermal-zones { 26962306a36Sopenharmony_ci cpu_thermal: cpu-thermal { 27062306a36Sopenharmony_ci polling-delay-passive = <1000>; /* milliseconds */ 27162306a36Sopenharmony_ci polling-delay = <1000>; /* milliseconds */ 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci thermal-sensors = <&thermal>; 27462306a36Sopenharmony_ci sustainable-power = <1500>; /* milliwatts */ 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci trips { 27762306a36Sopenharmony_ci threshold: trip-point0 { 27862306a36Sopenharmony_ci temperature = <68000>; 27962306a36Sopenharmony_ci hysteresis = <2000>; 28062306a36Sopenharmony_ci type = "passive"; 28162306a36Sopenharmony_ci }; 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci target: trip-point1 { 28462306a36Sopenharmony_ci temperature = <85000>; 28562306a36Sopenharmony_ci hysteresis = <2000>; 28662306a36Sopenharmony_ci type = "passive"; 28762306a36Sopenharmony_ci }; 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci cpu_crit: cpu_crit0 { 29062306a36Sopenharmony_ci temperature = <115000>; 29162306a36Sopenharmony_ci hysteresis = <2000>; 29262306a36Sopenharmony_ci type = "critical"; 29362306a36Sopenharmony_ci }; 29462306a36Sopenharmony_ci }; 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci cooling-maps { 29762306a36Sopenharmony_ci map0 { 29862306a36Sopenharmony_ci trip = <&target>; 29962306a36Sopenharmony_ci cooling-device = <&cpu0 THERMAL_NO_LIMIT 30062306a36Sopenharmony_ci THERMAL_NO_LIMIT>, 30162306a36Sopenharmony_ci <&cpu1 THERMAL_NO_LIMIT 30262306a36Sopenharmony_ci THERMAL_NO_LIMIT>; 30362306a36Sopenharmony_ci contribution = <3072>; 30462306a36Sopenharmony_ci }; 30562306a36Sopenharmony_ci map1 { 30662306a36Sopenharmony_ci trip = <&target>; 30762306a36Sopenharmony_ci cooling-device = <&cpu2 THERMAL_NO_LIMIT 30862306a36Sopenharmony_ci THERMAL_NO_LIMIT>, 30962306a36Sopenharmony_ci <&cpu3 THERMAL_NO_LIMIT 31062306a36Sopenharmony_ci THERMAL_NO_LIMIT>; 31162306a36Sopenharmony_ci contribution = <1024>; 31262306a36Sopenharmony_ci }; 31362306a36Sopenharmony_ci }; 31462306a36Sopenharmony_ci }; 31562306a36Sopenharmony_ci }; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci reserved-memory { 31862306a36Sopenharmony_ci #address-cells = <2>; 31962306a36Sopenharmony_ci #size-cells = <2>; 32062306a36Sopenharmony_ci ranges; 32162306a36Sopenharmony_ci vpu_dma_reserved: vpu_dma_mem_region@b7000000 { 32262306a36Sopenharmony_ci compatible = "shared-dma-pool"; 32362306a36Sopenharmony_ci reg = <0 0xb7000000 0 0x500000>; 32462306a36Sopenharmony_ci alignment = <0x1000>; 32562306a36Sopenharmony_ci no-map; 32662306a36Sopenharmony_ci }; 32762306a36Sopenharmony_ci }; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci timer { 33062306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 33162306a36Sopenharmony_ci interrupt-parent = <&gic>; 33262306a36Sopenharmony_ci interrupts = <GIC_PPI 13 33362306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 33462306a36Sopenharmony_ci <GIC_PPI 14 33562306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 33662306a36Sopenharmony_ci <GIC_PPI 11 33762306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 33862306a36Sopenharmony_ci <GIC_PPI 10 33962306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 34062306a36Sopenharmony_ci arm,no-tick-in-suspend; 34162306a36Sopenharmony_ci }; 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci soc { 34462306a36Sopenharmony_ci #address-cells = <2>; 34562306a36Sopenharmony_ci #size-cells = <2>; 34662306a36Sopenharmony_ci compatible = "simple-bus"; 34762306a36Sopenharmony_ci ranges; 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_ci topckgen: clock-controller@10000000 { 35062306a36Sopenharmony_ci compatible = "mediatek,mt8173-topckgen"; 35162306a36Sopenharmony_ci reg = <0 0x10000000 0 0x1000>; 35262306a36Sopenharmony_ci #clock-cells = <1>; 35362306a36Sopenharmony_ci }; 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci infracfg: power-controller@10001000 { 35662306a36Sopenharmony_ci compatible = "mediatek,mt8173-infracfg", "syscon"; 35762306a36Sopenharmony_ci reg = <0 0x10001000 0 0x1000>; 35862306a36Sopenharmony_ci #clock-cells = <1>; 35962306a36Sopenharmony_ci #reset-cells = <1>; 36062306a36Sopenharmony_ci }; 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_ci pericfg: power-controller@10003000 { 36362306a36Sopenharmony_ci compatible = "mediatek,mt8173-pericfg", "syscon"; 36462306a36Sopenharmony_ci reg = <0 0x10003000 0 0x1000>; 36562306a36Sopenharmony_ci #clock-cells = <1>; 36662306a36Sopenharmony_ci #reset-cells = <1>; 36762306a36Sopenharmony_ci }; 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci syscfg_pctl_a: syscfg_pctl_a@10005000 { 37062306a36Sopenharmony_ci compatible = "mediatek,mt8173-pctl-a-syscfg", "syscon"; 37162306a36Sopenharmony_ci reg = <0 0x10005000 0 0x1000>; 37262306a36Sopenharmony_ci }; 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci pio: pinctrl@1000b000 { 37562306a36Sopenharmony_ci compatible = "mediatek,mt8173-pinctrl"; 37662306a36Sopenharmony_ci reg = <0 0x1000b000 0 0x1000>; 37762306a36Sopenharmony_ci mediatek,pctl-regmap = <&syscfg_pctl_a>; 37862306a36Sopenharmony_ci gpio-controller; 37962306a36Sopenharmony_ci #gpio-cells = <2>; 38062306a36Sopenharmony_ci interrupt-controller; 38162306a36Sopenharmony_ci #interrupt-cells = <2>; 38262306a36Sopenharmony_ci interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, 38362306a36Sopenharmony_ci <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, 38462306a36Sopenharmony_ci <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>; 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci hdmi_pin: xxx { 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci /*hdmi htplg pin*/ 38962306a36Sopenharmony_ci pins1 { 39062306a36Sopenharmony_ci pinmux = <MT8173_PIN_21_HTPLG__FUNC_HTPLG>; 39162306a36Sopenharmony_ci input-enable; 39262306a36Sopenharmony_ci bias-pull-down; 39362306a36Sopenharmony_ci }; 39462306a36Sopenharmony_ci }; 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci i2c0_pins_a: i2c0 { 39762306a36Sopenharmony_ci pins1 { 39862306a36Sopenharmony_ci pinmux = <MT8173_PIN_45_SDA0__FUNC_SDA0>, 39962306a36Sopenharmony_ci <MT8173_PIN_46_SCL0__FUNC_SCL0>; 40062306a36Sopenharmony_ci bias-disable; 40162306a36Sopenharmony_ci }; 40262306a36Sopenharmony_ci }; 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci i2c1_pins_a: i2c1 { 40562306a36Sopenharmony_ci pins1 { 40662306a36Sopenharmony_ci pinmux = <MT8173_PIN_125_SDA1__FUNC_SDA1>, 40762306a36Sopenharmony_ci <MT8173_PIN_126_SCL1__FUNC_SCL1>; 40862306a36Sopenharmony_ci bias-disable; 40962306a36Sopenharmony_ci }; 41062306a36Sopenharmony_ci }; 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_ci i2c2_pins_a: i2c2 { 41362306a36Sopenharmony_ci pins1 { 41462306a36Sopenharmony_ci pinmux = <MT8173_PIN_43_SDA2__FUNC_SDA2>, 41562306a36Sopenharmony_ci <MT8173_PIN_44_SCL2__FUNC_SCL2>; 41662306a36Sopenharmony_ci bias-disable; 41762306a36Sopenharmony_ci }; 41862306a36Sopenharmony_ci }; 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci i2c3_pins_a: i2c3 { 42162306a36Sopenharmony_ci pins1 { 42262306a36Sopenharmony_ci pinmux = <MT8173_PIN_106_SDA3__FUNC_SDA3>, 42362306a36Sopenharmony_ci <MT8173_PIN_107_SCL3__FUNC_SCL3>; 42462306a36Sopenharmony_ci bias-disable; 42562306a36Sopenharmony_ci }; 42662306a36Sopenharmony_ci }; 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_ci i2c4_pins_a: i2c4 { 42962306a36Sopenharmony_ci pins1 { 43062306a36Sopenharmony_ci pinmux = <MT8173_PIN_133_SDA4__FUNC_SDA4>, 43162306a36Sopenharmony_ci <MT8173_PIN_134_SCL4__FUNC_SCL4>; 43262306a36Sopenharmony_ci bias-disable; 43362306a36Sopenharmony_ci }; 43462306a36Sopenharmony_ci }; 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci i2c6_pins_a: i2c6 { 43762306a36Sopenharmony_ci pins1 { 43862306a36Sopenharmony_ci pinmux = <MT8173_PIN_100_MSDC2_DAT0__FUNC_SDA5>, 43962306a36Sopenharmony_ci <MT8173_PIN_101_MSDC2_DAT1__FUNC_SCL5>; 44062306a36Sopenharmony_ci bias-disable; 44162306a36Sopenharmony_ci }; 44262306a36Sopenharmony_ci }; 44362306a36Sopenharmony_ci }; 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci scpsys: syscon@10006000 { 44662306a36Sopenharmony_ci compatible = "mediatek,mt8173-scpsys", "syscon", "simple-mfd"; 44762306a36Sopenharmony_ci reg = <0 0x10006000 0 0x1000>; 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci /* System Power Manager */ 45062306a36Sopenharmony_ci spm: power-controller { 45162306a36Sopenharmony_ci compatible = "mediatek,mt8173-power-controller"; 45262306a36Sopenharmony_ci #address-cells = <1>; 45362306a36Sopenharmony_ci #size-cells = <0>; 45462306a36Sopenharmony_ci #power-domain-cells = <1>; 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci /* power domains of the SoC */ 45762306a36Sopenharmony_ci power-domain@MT8173_POWER_DOMAIN_VDEC { 45862306a36Sopenharmony_ci reg = <MT8173_POWER_DOMAIN_VDEC>; 45962306a36Sopenharmony_ci clocks = <&topckgen CLK_TOP_MM_SEL>; 46062306a36Sopenharmony_ci clock-names = "mm"; 46162306a36Sopenharmony_ci #power-domain-cells = <0>; 46262306a36Sopenharmony_ci }; 46362306a36Sopenharmony_ci power-domain@MT8173_POWER_DOMAIN_VENC { 46462306a36Sopenharmony_ci reg = <MT8173_POWER_DOMAIN_VENC>; 46562306a36Sopenharmony_ci clocks = <&topckgen CLK_TOP_MM_SEL>, 46662306a36Sopenharmony_ci <&topckgen CLK_TOP_VENC_SEL>; 46762306a36Sopenharmony_ci clock-names = "mm", "venc"; 46862306a36Sopenharmony_ci #power-domain-cells = <0>; 46962306a36Sopenharmony_ci }; 47062306a36Sopenharmony_ci power-domain@MT8173_POWER_DOMAIN_ISP { 47162306a36Sopenharmony_ci reg = <MT8173_POWER_DOMAIN_ISP>; 47262306a36Sopenharmony_ci clocks = <&topckgen CLK_TOP_MM_SEL>; 47362306a36Sopenharmony_ci clock-names = "mm"; 47462306a36Sopenharmony_ci #power-domain-cells = <0>; 47562306a36Sopenharmony_ci }; 47662306a36Sopenharmony_ci power-domain@MT8173_POWER_DOMAIN_MM { 47762306a36Sopenharmony_ci reg = <MT8173_POWER_DOMAIN_MM>; 47862306a36Sopenharmony_ci clocks = <&topckgen CLK_TOP_MM_SEL>; 47962306a36Sopenharmony_ci clock-names = "mm"; 48062306a36Sopenharmony_ci #power-domain-cells = <0>; 48162306a36Sopenharmony_ci mediatek,infracfg = <&infracfg>; 48262306a36Sopenharmony_ci }; 48362306a36Sopenharmony_ci power-domain@MT8173_POWER_DOMAIN_VENC_LT { 48462306a36Sopenharmony_ci reg = <MT8173_POWER_DOMAIN_VENC_LT>; 48562306a36Sopenharmony_ci clocks = <&topckgen CLK_TOP_MM_SEL>, 48662306a36Sopenharmony_ci <&topckgen CLK_TOP_VENC_LT_SEL>; 48762306a36Sopenharmony_ci clock-names = "mm", "venclt"; 48862306a36Sopenharmony_ci #power-domain-cells = <0>; 48962306a36Sopenharmony_ci }; 49062306a36Sopenharmony_ci power-domain@MT8173_POWER_DOMAIN_AUDIO { 49162306a36Sopenharmony_ci reg = <MT8173_POWER_DOMAIN_AUDIO>; 49262306a36Sopenharmony_ci #power-domain-cells = <0>; 49362306a36Sopenharmony_ci }; 49462306a36Sopenharmony_ci power-domain@MT8173_POWER_DOMAIN_USB { 49562306a36Sopenharmony_ci reg = <MT8173_POWER_DOMAIN_USB>; 49662306a36Sopenharmony_ci #power-domain-cells = <0>; 49762306a36Sopenharmony_ci }; 49862306a36Sopenharmony_ci mfg_async: power-domain@MT8173_POWER_DOMAIN_MFG_ASYNC { 49962306a36Sopenharmony_ci reg = <MT8173_POWER_DOMAIN_MFG_ASYNC>; 50062306a36Sopenharmony_ci clocks = <&clk26m>; 50162306a36Sopenharmony_ci clock-names = "mfg"; 50262306a36Sopenharmony_ci #address-cells = <1>; 50362306a36Sopenharmony_ci #size-cells = <0>; 50462306a36Sopenharmony_ci #power-domain-cells = <1>; 50562306a36Sopenharmony_ci 50662306a36Sopenharmony_ci power-domain@MT8173_POWER_DOMAIN_MFG_2D { 50762306a36Sopenharmony_ci reg = <MT8173_POWER_DOMAIN_MFG_2D>; 50862306a36Sopenharmony_ci #address-cells = <1>; 50962306a36Sopenharmony_ci #size-cells = <0>; 51062306a36Sopenharmony_ci #power-domain-cells = <1>; 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci power-domain@MT8173_POWER_DOMAIN_MFG { 51362306a36Sopenharmony_ci reg = <MT8173_POWER_DOMAIN_MFG>; 51462306a36Sopenharmony_ci #power-domain-cells = <0>; 51562306a36Sopenharmony_ci mediatek,infracfg = <&infracfg>; 51662306a36Sopenharmony_ci }; 51762306a36Sopenharmony_ci }; 51862306a36Sopenharmony_ci }; 51962306a36Sopenharmony_ci }; 52062306a36Sopenharmony_ci }; 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci watchdog: watchdog@10007000 { 52362306a36Sopenharmony_ci compatible = "mediatek,mt8173-wdt", 52462306a36Sopenharmony_ci "mediatek,mt6589-wdt"; 52562306a36Sopenharmony_ci reg = <0 0x10007000 0 0x100>; 52662306a36Sopenharmony_ci }; 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_ci timer: timer@10008000 { 52962306a36Sopenharmony_ci compatible = "mediatek,mt8173-timer", 53062306a36Sopenharmony_ci "mediatek,mt6577-timer"; 53162306a36Sopenharmony_ci reg = <0 0x10008000 0 0x1000>; 53262306a36Sopenharmony_ci interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_LOW>; 53362306a36Sopenharmony_ci clocks = <&infracfg CLK_INFRA_CLK_13M>, 53462306a36Sopenharmony_ci <&topckgen CLK_TOP_RTC_SEL>; 53562306a36Sopenharmony_ci }; 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_ci pwrap: pwrap@1000d000 { 53862306a36Sopenharmony_ci compatible = "mediatek,mt8173-pwrap"; 53962306a36Sopenharmony_ci reg = <0 0x1000d000 0 0x1000>; 54062306a36Sopenharmony_ci reg-names = "pwrap"; 54162306a36Sopenharmony_ci interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 54262306a36Sopenharmony_ci resets = <&infracfg MT8173_INFRA_PMIC_WRAP_RST>; 54362306a36Sopenharmony_ci reset-names = "pwrap"; 54462306a36Sopenharmony_ci clocks = <&infracfg CLK_INFRA_PMICSPI>, <&infracfg CLK_INFRA_PMICWRAP>; 54562306a36Sopenharmony_ci clock-names = "spi", "wrap"; 54662306a36Sopenharmony_ci }; 54762306a36Sopenharmony_ci 54862306a36Sopenharmony_ci cec: cec@10013000 { 54962306a36Sopenharmony_ci compatible = "mediatek,mt8173-cec"; 55062306a36Sopenharmony_ci reg = <0 0x10013000 0 0xbc>; 55162306a36Sopenharmony_ci interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_LOW>; 55262306a36Sopenharmony_ci clocks = <&infracfg CLK_INFRA_CEC>; 55362306a36Sopenharmony_ci status = "disabled"; 55462306a36Sopenharmony_ci }; 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci vpu: vpu@10020000 { 55762306a36Sopenharmony_ci compatible = "mediatek,mt8173-vpu"; 55862306a36Sopenharmony_ci reg = <0 0x10020000 0 0x30000>, 55962306a36Sopenharmony_ci <0 0x10050000 0 0x100>; 56062306a36Sopenharmony_ci reg-names = "tcm", "cfg_reg"; 56162306a36Sopenharmony_ci interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 56262306a36Sopenharmony_ci clocks = <&topckgen CLK_TOP_SCP_SEL>; 56362306a36Sopenharmony_ci clock-names = "main"; 56462306a36Sopenharmony_ci memory-region = <&vpu_dma_reserved>; 56562306a36Sopenharmony_ci }; 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_ci sysirq: intpol-controller@10200620 { 56862306a36Sopenharmony_ci compatible = "mediatek,mt8173-sysirq", 56962306a36Sopenharmony_ci "mediatek,mt6577-sysirq"; 57062306a36Sopenharmony_ci interrupt-controller; 57162306a36Sopenharmony_ci #interrupt-cells = <3>; 57262306a36Sopenharmony_ci interrupt-parent = <&gic>; 57362306a36Sopenharmony_ci reg = <0 0x10200620 0 0x20>; 57462306a36Sopenharmony_ci }; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_ci iommu: iommu@10205000 { 57762306a36Sopenharmony_ci compatible = "mediatek,mt8173-m4u"; 57862306a36Sopenharmony_ci reg = <0 0x10205000 0 0x1000>; 57962306a36Sopenharmony_ci interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_LOW>; 58062306a36Sopenharmony_ci clocks = <&infracfg CLK_INFRA_M4U>; 58162306a36Sopenharmony_ci clock-names = "bclk"; 58262306a36Sopenharmony_ci mediatek,infracfg = <&infracfg>; 58362306a36Sopenharmony_ci mediatek,larbs = <&larb0>, <&larb1>, <&larb2>, 58462306a36Sopenharmony_ci <&larb3>, <&larb4>, <&larb5>; 58562306a36Sopenharmony_ci #iommu-cells = <1>; 58662306a36Sopenharmony_ci }; 58762306a36Sopenharmony_ci 58862306a36Sopenharmony_ci efuse: efuse@10206000 { 58962306a36Sopenharmony_ci compatible = "mediatek,mt8173-efuse"; 59062306a36Sopenharmony_ci reg = <0 0x10206000 0 0x1000>; 59162306a36Sopenharmony_ci #address-cells = <1>; 59262306a36Sopenharmony_ci #size-cells = <1>; 59362306a36Sopenharmony_ci thermal_calibration: calib@528 { 59462306a36Sopenharmony_ci reg = <0x528 0xc>; 59562306a36Sopenharmony_ci }; 59662306a36Sopenharmony_ci }; 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_ci apmixedsys: clock-controller@10209000 { 59962306a36Sopenharmony_ci compatible = "mediatek,mt8173-apmixedsys"; 60062306a36Sopenharmony_ci reg = <0 0x10209000 0 0x1000>; 60162306a36Sopenharmony_ci #clock-cells = <1>; 60262306a36Sopenharmony_ci }; 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ci hdmi_phy: hdmi-phy@10209100 { 60562306a36Sopenharmony_ci compatible = "mediatek,mt8173-hdmi-phy"; 60662306a36Sopenharmony_ci reg = <0 0x10209100 0 0x24>; 60762306a36Sopenharmony_ci clocks = <&apmixedsys CLK_APMIXED_HDMI_REF>; 60862306a36Sopenharmony_ci clock-names = "pll_ref"; 60962306a36Sopenharmony_ci clock-output-names = "hdmitx_dig_cts"; 61062306a36Sopenharmony_ci mediatek,ibias = <0xa>; 61162306a36Sopenharmony_ci mediatek,ibias_up = <0x1c>; 61262306a36Sopenharmony_ci #clock-cells = <0>; 61362306a36Sopenharmony_ci #phy-cells = <0>; 61462306a36Sopenharmony_ci status = "disabled"; 61562306a36Sopenharmony_ci }; 61662306a36Sopenharmony_ci 61762306a36Sopenharmony_ci gce: mailbox@10212000 { 61862306a36Sopenharmony_ci compatible = "mediatek,mt8173-gce"; 61962306a36Sopenharmony_ci reg = <0 0x10212000 0 0x1000>; 62062306a36Sopenharmony_ci interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_LOW>; 62162306a36Sopenharmony_ci clocks = <&infracfg CLK_INFRA_GCE>; 62262306a36Sopenharmony_ci clock-names = "gce"; 62362306a36Sopenharmony_ci #mbox-cells = <2>; 62462306a36Sopenharmony_ci }; 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci mipi_tx0: dsi-phy@10215000 { 62762306a36Sopenharmony_ci compatible = "mediatek,mt8173-mipi-tx"; 62862306a36Sopenharmony_ci reg = <0 0x10215000 0 0x1000>; 62962306a36Sopenharmony_ci clocks = <&clk26m>; 63062306a36Sopenharmony_ci clock-output-names = "mipi_tx0_pll"; 63162306a36Sopenharmony_ci #clock-cells = <0>; 63262306a36Sopenharmony_ci #phy-cells = <0>; 63362306a36Sopenharmony_ci status = "disabled"; 63462306a36Sopenharmony_ci }; 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_ci mipi_tx1: dsi-phy@10216000 { 63762306a36Sopenharmony_ci compatible = "mediatek,mt8173-mipi-tx"; 63862306a36Sopenharmony_ci reg = <0 0x10216000 0 0x1000>; 63962306a36Sopenharmony_ci clocks = <&clk26m>; 64062306a36Sopenharmony_ci clock-output-names = "mipi_tx1_pll"; 64162306a36Sopenharmony_ci #clock-cells = <0>; 64262306a36Sopenharmony_ci #phy-cells = <0>; 64362306a36Sopenharmony_ci status = "disabled"; 64462306a36Sopenharmony_ci }; 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_ci gic: interrupt-controller@10221000 { 64762306a36Sopenharmony_ci compatible = "arm,gic-400"; 64862306a36Sopenharmony_ci #interrupt-cells = <3>; 64962306a36Sopenharmony_ci interrupt-parent = <&gic>; 65062306a36Sopenharmony_ci interrupt-controller; 65162306a36Sopenharmony_ci reg = <0 0x10221000 0 0x1000>, 65262306a36Sopenharmony_ci <0 0x10222000 0 0x2000>, 65362306a36Sopenharmony_ci <0 0x10224000 0 0x2000>, 65462306a36Sopenharmony_ci <0 0x10226000 0 0x2000>; 65562306a36Sopenharmony_ci interrupts = <GIC_PPI 9 65662306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 65762306a36Sopenharmony_ci }; 65862306a36Sopenharmony_ci 65962306a36Sopenharmony_ci auxadc: auxadc@11001000 { 66062306a36Sopenharmony_ci compatible = "mediatek,mt8173-auxadc"; 66162306a36Sopenharmony_ci reg = <0 0x11001000 0 0x1000>; 66262306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_AUXADC>; 66362306a36Sopenharmony_ci clock-names = "main"; 66462306a36Sopenharmony_ci #io-channel-cells = <1>; 66562306a36Sopenharmony_ci }; 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_ci uart0: serial@11002000 { 66862306a36Sopenharmony_ci compatible = "mediatek,mt8173-uart", 66962306a36Sopenharmony_ci "mediatek,mt6577-uart"; 67062306a36Sopenharmony_ci reg = <0 0x11002000 0 0x400>; 67162306a36Sopenharmony_ci interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_LOW>; 67262306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_UART0_SEL>, <&pericfg CLK_PERI_UART0>; 67362306a36Sopenharmony_ci clock-names = "baud", "bus"; 67462306a36Sopenharmony_ci status = "disabled"; 67562306a36Sopenharmony_ci }; 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci uart1: serial@11003000 { 67862306a36Sopenharmony_ci compatible = "mediatek,mt8173-uart", 67962306a36Sopenharmony_ci "mediatek,mt6577-uart"; 68062306a36Sopenharmony_ci reg = <0 0x11003000 0 0x400>; 68162306a36Sopenharmony_ci interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>; 68262306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_UART1_SEL>, <&pericfg CLK_PERI_UART1>; 68362306a36Sopenharmony_ci clock-names = "baud", "bus"; 68462306a36Sopenharmony_ci status = "disabled"; 68562306a36Sopenharmony_ci }; 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_ci uart2: serial@11004000 { 68862306a36Sopenharmony_ci compatible = "mediatek,mt8173-uart", 68962306a36Sopenharmony_ci "mediatek,mt6577-uart"; 69062306a36Sopenharmony_ci reg = <0 0x11004000 0 0x400>; 69162306a36Sopenharmony_ci interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>; 69262306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_UART2_SEL>, <&pericfg CLK_PERI_UART2>; 69362306a36Sopenharmony_ci clock-names = "baud", "bus"; 69462306a36Sopenharmony_ci status = "disabled"; 69562306a36Sopenharmony_ci }; 69662306a36Sopenharmony_ci 69762306a36Sopenharmony_ci uart3: serial@11005000 { 69862306a36Sopenharmony_ci compatible = "mediatek,mt8173-uart", 69962306a36Sopenharmony_ci "mediatek,mt6577-uart"; 70062306a36Sopenharmony_ci reg = <0 0x11005000 0 0x400>; 70162306a36Sopenharmony_ci interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>; 70262306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_UART3_SEL>, <&pericfg CLK_PERI_UART3>; 70362306a36Sopenharmony_ci clock-names = "baud", "bus"; 70462306a36Sopenharmony_ci status = "disabled"; 70562306a36Sopenharmony_ci }; 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci i2c0: i2c@11007000 { 70862306a36Sopenharmony_ci compatible = "mediatek,mt8173-i2c"; 70962306a36Sopenharmony_ci reg = <0 0x11007000 0 0x70>, 71062306a36Sopenharmony_ci <0 0x11000100 0 0x80>; 71162306a36Sopenharmony_ci interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_LOW>; 71262306a36Sopenharmony_ci clock-div = <16>; 71362306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_I2C0>, 71462306a36Sopenharmony_ci <&pericfg CLK_PERI_AP_DMA>; 71562306a36Sopenharmony_ci clock-names = "main", "dma"; 71662306a36Sopenharmony_ci pinctrl-names = "default"; 71762306a36Sopenharmony_ci pinctrl-0 = <&i2c0_pins_a>; 71862306a36Sopenharmony_ci #address-cells = <1>; 71962306a36Sopenharmony_ci #size-cells = <0>; 72062306a36Sopenharmony_ci status = "disabled"; 72162306a36Sopenharmony_ci }; 72262306a36Sopenharmony_ci 72362306a36Sopenharmony_ci i2c1: i2c@11008000 { 72462306a36Sopenharmony_ci compatible = "mediatek,mt8173-i2c"; 72562306a36Sopenharmony_ci reg = <0 0x11008000 0 0x70>, 72662306a36Sopenharmony_ci <0 0x11000180 0 0x80>; 72762306a36Sopenharmony_ci interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>; 72862306a36Sopenharmony_ci clock-div = <16>; 72962306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_I2C1>, 73062306a36Sopenharmony_ci <&pericfg CLK_PERI_AP_DMA>; 73162306a36Sopenharmony_ci clock-names = "main", "dma"; 73262306a36Sopenharmony_ci pinctrl-names = "default"; 73362306a36Sopenharmony_ci pinctrl-0 = <&i2c1_pins_a>; 73462306a36Sopenharmony_ci #address-cells = <1>; 73562306a36Sopenharmony_ci #size-cells = <0>; 73662306a36Sopenharmony_ci status = "disabled"; 73762306a36Sopenharmony_ci }; 73862306a36Sopenharmony_ci 73962306a36Sopenharmony_ci i2c2: i2c@11009000 { 74062306a36Sopenharmony_ci compatible = "mediatek,mt8173-i2c"; 74162306a36Sopenharmony_ci reg = <0 0x11009000 0 0x70>, 74262306a36Sopenharmony_ci <0 0x11000200 0 0x80>; 74362306a36Sopenharmony_ci interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_LOW>; 74462306a36Sopenharmony_ci clock-div = <16>; 74562306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_I2C2>, 74662306a36Sopenharmony_ci <&pericfg CLK_PERI_AP_DMA>; 74762306a36Sopenharmony_ci clock-names = "main", "dma"; 74862306a36Sopenharmony_ci pinctrl-names = "default"; 74962306a36Sopenharmony_ci pinctrl-0 = <&i2c2_pins_a>; 75062306a36Sopenharmony_ci #address-cells = <1>; 75162306a36Sopenharmony_ci #size-cells = <0>; 75262306a36Sopenharmony_ci status = "disabled"; 75362306a36Sopenharmony_ci }; 75462306a36Sopenharmony_ci 75562306a36Sopenharmony_ci spi: spi@1100a000 { 75662306a36Sopenharmony_ci compatible = "mediatek,mt8173-spi"; 75762306a36Sopenharmony_ci #address-cells = <1>; 75862306a36Sopenharmony_ci #size-cells = <0>; 75962306a36Sopenharmony_ci reg = <0 0x1100a000 0 0x1000>; 76062306a36Sopenharmony_ci interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_LOW>; 76162306a36Sopenharmony_ci clocks = <&topckgen CLK_TOP_SYSPLL3_D2>, 76262306a36Sopenharmony_ci <&topckgen CLK_TOP_SPI_SEL>, 76362306a36Sopenharmony_ci <&pericfg CLK_PERI_SPI0>; 76462306a36Sopenharmony_ci clock-names = "parent-clk", "sel-clk", "spi-clk"; 76562306a36Sopenharmony_ci status = "disabled"; 76662306a36Sopenharmony_ci }; 76762306a36Sopenharmony_ci 76862306a36Sopenharmony_ci thermal: thermal@1100b000 { 76962306a36Sopenharmony_ci #thermal-sensor-cells = <0>; 77062306a36Sopenharmony_ci compatible = "mediatek,mt8173-thermal"; 77162306a36Sopenharmony_ci reg = <0 0x1100b000 0 0x1000>; 77262306a36Sopenharmony_ci interrupts = <0 70 IRQ_TYPE_LEVEL_LOW>; 77362306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_THERM>, <&pericfg CLK_PERI_AUXADC>; 77462306a36Sopenharmony_ci clock-names = "therm", "auxadc"; 77562306a36Sopenharmony_ci resets = <&pericfg MT8173_PERI_THERM_SW_RST>; 77662306a36Sopenharmony_ci mediatek,auxadc = <&auxadc>; 77762306a36Sopenharmony_ci mediatek,apmixedsys = <&apmixedsys>; 77862306a36Sopenharmony_ci nvmem-cells = <&thermal_calibration>; 77962306a36Sopenharmony_ci nvmem-cell-names = "calibration-data"; 78062306a36Sopenharmony_ci }; 78162306a36Sopenharmony_ci 78262306a36Sopenharmony_ci nor_flash: spi@1100d000 { 78362306a36Sopenharmony_ci compatible = "mediatek,mt8173-nor"; 78462306a36Sopenharmony_ci reg = <0 0x1100d000 0 0xe0>; 78562306a36Sopenharmony_ci assigned-clocks = <&topckgen CLK_TOP_SPI_SEL>; 78662306a36Sopenharmony_ci assigned-clock-parents = <&clk26m>; 78762306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_SPI>, 78862306a36Sopenharmony_ci <&topckgen CLK_TOP_SPINFI_IFR_SEL>, 78962306a36Sopenharmony_ci <&pericfg CLK_PERI_NFI>; 79062306a36Sopenharmony_ci clock-names = "spi", "sf", "axi"; 79162306a36Sopenharmony_ci #address-cells = <1>; 79262306a36Sopenharmony_ci #size-cells = <0>; 79362306a36Sopenharmony_ci status = "disabled"; 79462306a36Sopenharmony_ci }; 79562306a36Sopenharmony_ci 79662306a36Sopenharmony_ci i2c3: i2c@11010000 { 79762306a36Sopenharmony_ci compatible = "mediatek,mt8173-i2c"; 79862306a36Sopenharmony_ci reg = <0 0x11010000 0 0x70>, 79962306a36Sopenharmony_ci <0 0x11000280 0 0x80>; 80062306a36Sopenharmony_ci interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>; 80162306a36Sopenharmony_ci clock-div = <16>; 80262306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_I2C3>, 80362306a36Sopenharmony_ci <&pericfg CLK_PERI_AP_DMA>; 80462306a36Sopenharmony_ci clock-names = "main", "dma"; 80562306a36Sopenharmony_ci pinctrl-names = "default"; 80662306a36Sopenharmony_ci pinctrl-0 = <&i2c3_pins_a>; 80762306a36Sopenharmony_ci #address-cells = <1>; 80862306a36Sopenharmony_ci #size-cells = <0>; 80962306a36Sopenharmony_ci status = "disabled"; 81062306a36Sopenharmony_ci }; 81162306a36Sopenharmony_ci 81262306a36Sopenharmony_ci i2c4: i2c@11011000 { 81362306a36Sopenharmony_ci compatible = "mediatek,mt8173-i2c"; 81462306a36Sopenharmony_ci reg = <0 0x11011000 0 0x70>, 81562306a36Sopenharmony_ci <0 0x11000300 0 0x80>; 81662306a36Sopenharmony_ci interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_LOW>; 81762306a36Sopenharmony_ci clock-div = <16>; 81862306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_I2C4>, 81962306a36Sopenharmony_ci <&pericfg CLK_PERI_AP_DMA>; 82062306a36Sopenharmony_ci clock-names = "main", "dma"; 82162306a36Sopenharmony_ci pinctrl-names = "default"; 82262306a36Sopenharmony_ci pinctrl-0 = <&i2c4_pins_a>; 82362306a36Sopenharmony_ci #address-cells = <1>; 82462306a36Sopenharmony_ci #size-cells = <0>; 82562306a36Sopenharmony_ci status = "disabled"; 82662306a36Sopenharmony_ci }; 82762306a36Sopenharmony_ci 82862306a36Sopenharmony_ci hdmiddc0: i2c@11012000 { 82962306a36Sopenharmony_ci compatible = "mediatek,mt8173-hdmi-ddc"; 83062306a36Sopenharmony_ci interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_LOW>; 83162306a36Sopenharmony_ci reg = <0 0x11012000 0 0x1C>; 83262306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_I2C5>; 83362306a36Sopenharmony_ci clock-names = "ddc-i2c"; 83462306a36Sopenharmony_ci }; 83562306a36Sopenharmony_ci 83662306a36Sopenharmony_ci i2c6: i2c@11013000 { 83762306a36Sopenharmony_ci compatible = "mediatek,mt8173-i2c"; 83862306a36Sopenharmony_ci reg = <0 0x11013000 0 0x70>, 83962306a36Sopenharmony_ci <0 0x11000080 0 0x80>; 84062306a36Sopenharmony_ci interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_LOW>; 84162306a36Sopenharmony_ci clock-div = <16>; 84262306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_I2C6>, 84362306a36Sopenharmony_ci <&pericfg CLK_PERI_AP_DMA>; 84462306a36Sopenharmony_ci clock-names = "main", "dma"; 84562306a36Sopenharmony_ci pinctrl-names = "default"; 84662306a36Sopenharmony_ci pinctrl-0 = <&i2c6_pins_a>; 84762306a36Sopenharmony_ci #address-cells = <1>; 84862306a36Sopenharmony_ci #size-cells = <0>; 84962306a36Sopenharmony_ci status = "disabled"; 85062306a36Sopenharmony_ci }; 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ci afe: audio-controller@11220000 { 85362306a36Sopenharmony_ci compatible = "mediatek,mt8173-afe-pcm"; 85462306a36Sopenharmony_ci reg = <0 0x11220000 0 0x1000>; 85562306a36Sopenharmony_ci interrupts = <GIC_SPI 134 IRQ_TYPE_EDGE_FALLING>; 85662306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_AUDIO>; 85762306a36Sopenharmony_ci clocks = <&infracfg CLK_INFRA_AUDIO>, 85862306a36Sopenharmony_ci <&topckgen CLK_TOP_AUDIO_SEL>, 85962306a36Sopenharmony_ci <&topckgen CLK_TOP_AUD_INTBUS_SEL>, 86062306a36Sopenharmony_ci <&topckgen CLK_TOP_APLL1_DIV0>, 86162306a36Sopenharmony_ci <&topckgen CLK_TOP_APLL2_DIV0>, 86262306a36Sopenharmony_ci <&topckgen CLK_TOP_I2S0_M_SEL>, 86362306a36Sopenharmony_ci <&topckgen CLK_TOP_I2S1_M_SEL>, 86462306a36Sopenharmony_ci <&topckgen CLK_TOP_I2S2_M_SEL>, 86562306a36Sopenharmony_ci <&topckgen CLK_TOP_I2S3_M_SEL>, 86662306a36Sopenharmony_ci <&topckgen CLK_TOP_I2S3_B_SEL>; 86762306a36Sopenharmony_ci clock-names = "infra_sys_audio_clk", 86862306a36Sopenharmony_ci "top_pdn_audio", 86962306a36Sopenharmony_ci "top_pdn_aud_intbus", 87062306a36Sopenharmony_ci "bck0", 87162306a36Sopenharmony_ci "bck1", 87262306a36Sopenharmony_ci "i2s0_m", 87362306a36Sopenharmony_ci "i2s1_m", 87462306a36Sopenharmony_ci "i2s2_m", 87562306a36Sopenharmony_ci "i2s3_m", 87662306a36Sopenharmony_ci "i2s3_b"; 87762306a36Sopenharmony_ci assigned-clocks = <&topckgen CLK_TOP_AUD_1_SEL>, 87862306a36Sopenharmony_ci <&topckgen CLK_TOP_AUD_2_SEL>; 87962306a36Sopenharmony_ci assigned-clock-parents = <&topckgen CLK_TOP_APLL1>, 88062306a36Sopenharmony_ci <&topckgen CLK_TOP_APLL2>; 88162306a36Sopenharmony_ci }; 88262306a36Sopenharmony_ci 88362306a36Sopenharmony_ci mmc0: mmc@11230000 { 88462306a36Sopenharmony_ci compatible = "mediatek,mt8173-mmc"; 88562306a36Sopenharmony_ci reg = <0 0x11230000 0 0x1000>; 88662306a36Sopenharmony_ci interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_LOW>; 88762306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_MSDC30_0>, 88862306a36Sopenharmony_ci <&topckgen CLK_TOP_MSDC50_0_H_SEL>; 88962306a36Sopenharmony_ci clock-names = "source", "hclk"; 89062306a36Sopenharmony_ci status = "disabled"; 89162306a36Sopenharmony_ci }; 89262306a36Sopenharmony_ci 89362306a36Sopenharmony_ci mmc1: mmc@11240000 { 89462306a36Sopenharmony_ci compatible = "mediatek,mt8173-mmc"; 89562306a36Sopenharmony_ci reg = <0 0x11240000 0 0x1000>; 89662306a36Sopenharmony_ci interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_LOW>; 89762306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_MSDC30_1>, 89862306a36Sopenharmony_ci <&topckgen CLK_TOP_AXI_SEL>; 89962306a36Sopenharmony_ci clock-names = "source", "hclk"; 90062306a36Sopenharmony_ci status = "disabled"; 90162306a36Sopenharmony_ci }; 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_ci mmc2: mmc@11250000 { 90462306a36Sopenharmony_ci compatible = "mediatek,mt8173-mmc"; 90562306a36Sopenharmony_ci reg = <0 0x11250000 0 0x1000>; 90662306a36Sopenharmony_ci interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_LOW>; 90762306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_MSDC30_2>, 90862306a36Sopenharmony_ci <&topckgen CLK_TOP_AXI_SEL>; 90962306a36Sopenharmony_ci clock-names = "source", "hclk"; 91062306a36Sopenharmony_ci status = "disabled"; 91162306a36Sopenharmony_ci }; 91262306a36Sopenharmony_ci 91362306a36Sopenharmony_ci mmc3: mmc@11260000 { 91462306a36Sopenharmony_ci compatible = "mediatek,mt8173-mmc"; 91562306a36Sopenharmony_ci reg = <0 0x11260000 0 0x1000>; 91662306a36Sopenharmony_ci interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_LOW>; 91762306a36Sopenharmony_ci clocks = <&pericfg CLK_PERI_MSDC30_3>, 91862306a36Sopenharmony_ci <&topckgen CLK_TOP_MSDC50_2_H_SEL>; 91962306a36Sopenharmony_ci clock-names = "source", "hclk"; 92062306a36Sopenharmony_ci status = "disabled"; 92162306a36Sopenharmony_ci }; 92262306a36Sopenharmony_ci 92362306a36Sopenharmony_ci ssusb: usb@11271000 { 92462306a36Sopenharmony_ci compatible = "mediatek,mt8173-mtu3", "mediatek,mtu3"; 92562306a36Sopenharmony_ci reg = <0 0x11271000 0 0x3000>, 92662306a36Sopenharmony_ci <0 0x11280700 0 0x0100>; 92762306a36Sopenharmony_ci reg-names = "mac", "ippc"; 92862306a36Sopenharmony_ci interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_LOW>; 92962306a36Sopenharmony_ci phys = <&u2port0 PHY_TYPE_USB2>, 93062306a36Sopenharmony_ci <&u3port0 PHY_TYPE_USB3>, 93162306a36Sopenharmony_ci <&u2port1 PHY_TYPE_USB2>; 93262306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_USB>; 93362306a36Sopenharmony_ci clocks = <&topckgen CLK_TOP_USB30_SEL>, <&clk26m>; 93462306a36Sopenharmony_ci clock-names = "sys_ck", "ref_ck"; 93562306a36Sopenharmony_ci mediatek,syscon-wakeup = <&pericfg 0x400 1>; 93662306a36Sopenharmony_ci #address-cells = <2>; 93762306a36Sopenharmony_ci #size-cells = <2>; 93862306a36Sopenharmony_ci ranges; 93962306a36Sopenharmony_ci status = "disabled"; 94062306a36Sopenharmony_ci 94162306a36Sopenharmony_ci usb_host: usb@11270000 { 94262306a36Sopenharmony_ci compatible = "mediatek,mt8173-xhci", 94362306a36Sopenharmony_ci "mediatek,mtk-xhci"; 94462306a36Sopenharmony_ci reg = <0 0x11270000 0 0x1000>; 94562306a36Sopenharmony_ci reg-names = "mac"; 94662306a36Sopenharmony_ci interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_LOW>; 94762306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_USB>; 94862306a36Sopenharmony_ci clocks = <&topckgen CLK_TOP_USB30_SEL>, <&clk26m>; 94962306a36Sopenharmony_ci clock-names = "sys_ck", "ref_ck"; 95062306a36Sopenharmony_ci status = "disabled"; 95162306a36Sopenharmony_ci }; 95262306a36Sopenharmony_ci }; 95362306a36Sopenharmony_ci 95462306a36Sopenharmony_ci u3phy: t-phy@11290000 { 95562306a36Sopenharmony_ci compatible = "mediatek,mt8173-u3phy"; 95662306a36Sopenharmony_ci reg = <0 0x11290000 0 0x800>; 95762306a36Sopenharmony_ci #address-cells = <2>; 95862306a36Sopenharmony_ci #size-cells = <2>; 95962306a36Sopenharmony_ci ranges; 96062306a36Sopenharmony_ci status = "okay"; 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_ci u2port0: usb-phy@11290800 { 96362306a36Sopenharmony_ci reg = <0 0x11290800 0 0x100>; 96462306a36Sopenharmony_ci clocks = <&apmixedsys CLK_APMIXED_REF2USB_TX>; 96562306a36Sopenharmony_ci clock-names = "ref"; 96662306a36Sopenharmony_ci #phy-cells = <1>; 96762306a36Sopenharmony_ci status = "okay"; 96862306a36Sopenharmony_ci }; 96962306a36Sopenharmony_ci 97062306a36Sopenharmony_ci u3port0: usb-phy@11290900 { 97162306a36Sopenharmony_ci reg = <0 0x11290900 0 0x700>; 97262306a36Sopenharmony_ci clocks = <&clk26m>; 97362306a36Sopenharmony_ci clock-names = "ref"; 97462306a36Sopenharmony_ci #phy-cells = <1>; 97562306a36Sopenharmony_ci status = "okay"; 97662306a36Sopenharmony_ci }; 97762306a36Sopenharmony_ci 97862306a36Sopenharmony_ci u2port1: usb-phy@11291000 { 97962306a36Sopenharmony_ci reg = <0 0x11291000 0 0x100>; 98062306a36Sopenharmony_ci clocks = <&apmixedsys CLK_APMIXED_REF2USB_TX>; 98162306a36Sopenharmony_ci clock-names = "ref"; 98262306a36Sopenharmony_ci #phy-cells = <1>; 98362306a36Sopenharmony_ci status = "okay"; 98462306a36Sopenharmony_ci }; 98562306a36Sopenharmony_ci }; 98662306a36Sopenharmony_ci 98762306a36Sopenharmony_ci mmsys: syscon@14000000 { 98862306a36Sopenharmony_ci compatible = "mediatek,mt8173-mmsys", "syscon"; 98962306a36Sopenharmony_ci reg = <0 0x14000000 0 0x1000>; 99062306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 99162306a36Sopenharmony_ci assigned-clocks = <&topckgen CLK_TOP_MM_SEL>; 99262306a36Sopenharmony_ci assigned-clock-rates = <400000000>; 99362306a36Sopenharmony_ci #clock-cells = <1>; 99462306a36Sopenharmony_ci #reset-cells = <1>; 99562306a36Sopenharmony_ci mboxes = <&gce 0 CMDQ_THR_PRIO_HIGHEST>, 99662306a36Sopenharmony_ci <&gce 1 CMDQ_THR_PRIO_HIGHEST>; 99762306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0 0x1000>; 99862306a36Sopenharmony_ci }; 99962306a36Sopenharmony_ci 100062306a36Sopenharmony_ci mdp_rdma0: rdma@14001000 { 100162306a36Sopenharmony_ci compatible = "mediatek,mt8173-mdp-rdma", 100262306a36Sopenharmony_ci "mediatek,mt8173-mdp"; 100362306a36Sopenharmony_ci reg = <0 0x14001000 0 0x1000>; 100462306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_MDP_RDMA0>, 100562306a36Sopenharmony_ci <&mmsys CLK_MM_MUTEX_32K>; 100662306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 100762306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_MDP_RDMA0>; 100862306a36Sopenharmony_ci mediatek,vpu = <&vpu>; 100962306a36Sopenharmony_ci }; 101062306a36Sopenharmony_ci 101162306a36Sopenharmony_ci mdp_rdma1: rdma@14002000 { 101262306a36Sopenharmony_ci compatible = "mediatek,mt8173-mdp-rdma"; 101362306a36Sopenharmony_ci reg = <0 0x14002000 0 0x1000>; 101462306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_MDP_RDMA1>, 101562306a36Sopenharmony_ci <&mmsys CLK_MM_MUTEX_32K>; 101662306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 101762306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_MDP_RDMA1>; 101862306a36Sopenharmony_ci }; 101962306a36Sopenharmony_ci 102062306a36Sopenharmony_ci mdp_rsz0: rsz@14003000 { 102162306a36Sopenharmony_ci compatible = "mediatek,mt8173-mdp-rsz"; 102262306a36Sopenharmony_ci reg = <0 0x14003000 0 0x1000>; 102362306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_MDP_RSZ0>; 102462306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 102562306a36Sopenharmony_ci }; 102662306a36Sopenharmony_ci 102762306a36Sopenharmony_ci mdp_rsz1: rsz@14004000 { 102862306a36Sopenharmony_ci compatible = "mediatek,mt8173-mdp-rsz"; 102962306a36Sopenharmony_ci reg = <0 0x14004000 0 0x1000>; 103062306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_MDP_RSZ1>; 103162306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 103262306a36Sopenharmony_ci }; 103362306a36Sopenharmony_ci 103462306a36Sopenharmony_ci mdp_rsz2: rsz@14005000 { 103562306a36Sopenharmony_ci compatible = "mediatek,mt8173-mdp-rsz"; 103662306a36Sopenharmony_ci reg = <0 0x14005000 0 0x1000>; 103762306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_MDP_RSZ2>; 103862306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 103962306a36Sopenharmony_ci }; 104062306a36Sopenharmony_ci 104162306a36Sopenharmony_ci mdp_wdma0: wdma@14006000 { 104262306a36Sopenharmony_ci compatible = "mediatek,mt8173-mdp-wdma"; 104362306a36Sopenharmony_ci reg = <0 0x14006000 0 0x1000>; 104462306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_MDP_WDMA>; 104562306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 104662306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_MDP_WDMA>; 104762306a36Sopenharmony_ci }; 104862306a36Sopenharmony_ci 104962306a36Sopenharmony_ci mdp_wrot0: wrot@14007000 { 105062306a36Sopenharmony_ci compatible = "mediatek,mt8173-mdp-wrot"; 105162306a36Sopenharmony_ci reg = <0 0x14007000 0 0x1000>; 105262306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_MDP_WROT0>; 105362306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 105462306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_MDP_WROT0>; 105562306a36Sopenharmony_ci }; 105662306a36Sopenharmony_ci 105762306a36Sopenharmony_ci mdp_wrot1: wrot@14008000 { 105862306a36Sopenharmony_ci compatible = "mediatek,mt8173-mdp-wrot"; 105962306a36Sopenharmony_ci reg = <0 0x14008000 0 0x1000>; 106062306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_MDP_WROT1>; 106162306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 106262306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_MDP_WROT1>; 106362306a36Sopenharmony_ci }; 106462306a36Sopenharmony_ci 106562306a36Sopenharmony_ci ovl0: ovl@1400c000 { 106662306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-ovl"; 106762306a36Sopenharmony_ci reg = <0 0x1400c000 0 0x1000>; 106862306a36Sopenharmony_ci interrupts = <GIC_SPI 180 IRQ_TYPE_LEVEL_LOW>; 106962306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 107062306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_OVL0>; 107162306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_DISP_OVL0>; 107262306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xc000 0x1000>; 107362306a36Sopenharmony_ci }; 107462306a36Sopenharmony_ci 107562306a36Sopenharmony_ci ovl1: ovl@1400d000 { 107662306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-ovl"; 107762306a36Sopenharmony_ci reg = <0 0x1400d000 0 0x1000>; 107862306a36Sopenharmony_ci interrupts = <GIC_SPI 181 IRQ_TYPE_LEVEL_LOW>; 107962306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 108062306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_OVL1>; 108162306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_DISP_OVL1>; 108262306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xd000 0x1000>; 108362306a36Sopenharmony_ci }; 108462306a36Sopenharmony_ci 108562306a36Sopenharmony_ci rdma0: rdma@1400e000 { 108662306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-rdma"; 108762306a36Sopenharmony_ci reg = <0 0x1400e000 0 0x1000>; 108862306a36Sopenharmony_ci interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_LOW>; 108962306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 109062306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_RDMA0>; 109162306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_DISP_RDMA0>; 109262306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xe000 0x1000>; 109362306a36Sopenharmony_ci }; 109462306a36Sopenharmony_ci 109562306a36Sopenharmony_ci rdma1: rdma@1400f000 { 109662306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-rdma"; 109762306a36Sopenharmony_ci reg = <0 0x1400f000 0 0x1000>; 109862306a36Sopenharmony_ci interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_LOW>; 109962306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 110062306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_RDMA1>; 110162306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_DISP_RDMA1>; 110262306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xf000 0x1000>; 110362306a36Sopenharmony_ci }; 110462306a36Sopenharmony_ci 110562306a36Sopenharmony_ci rdma2: rdma@14010000 { 110662306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-rdma"; 110762306a36Sopenharmony_ci reg = <0 0x14010000 0 0x1000>; 110862306a36Sopenharmony_ci interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_LOW>; 110962306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 111062306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_RDMA2>; 111162306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_DISP_RDMA2>; 111262306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0 0x1000>; 111362306a36Sopenharmony_ci }; 111462306a36Sopenharmony_ci 111562306a36Sopenharmony_ci wdma0: wdma@14011000 { 111662306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-wdma"; 111762306a36Sopenharmony_ci reg = <0 0x14011000 0 0x1000>; 111862306a36Sopenharmony_ci interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_LOW>; 111962306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 112062306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_WDMA0>; 112162306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_DISP_WDMA0>; 112262306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x1000 0x1000>; 112362306a36Sopenharmony_ci }; 112462306a36Sopenharmony_ci 112562306a36Sopenharmony_ci wdma1: wdma@14012000 { 112662306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-wdma"; 112762306a36Sopenharmony_ci reg = <0 0x14012000 0 0x1000>; 112862306a36Sopenharmony_ci interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_LOW>; 112962306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 113062306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_WDMA1>; 113162306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_DISP_WDMA1>; 113262306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x2000 0x1000>; 113362306a36Sopenharmony_ci }; 113462306a36Sopenharmony_ci 113562306a36Sopenharmony_ci color0: color@14013000 { 113662306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-color"; 113762306a36Sopenharmony_ci reg = <0 0x14013000 0 0x1000>; 113862306a36Sopenharmony_ci interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_LOW>; 113962306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 114062306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_COLOR0>; 114162306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x3000 0x1000>; 114262306a36Sopenharmony_ci }; 114362306a36Sopenharmony_ci 114462306a36Sopenharmony_ci color1: color@14014000 { 114562306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-color"; 114662306a36Sopenharmony_ci reg = <0 0x14014000 0 0x1000>; 114762306a36Sopenharmony_ci interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_LOW>; 114862306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 114962306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_COLOR1>; 115062306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x4000 0x1000>; 115162306a36Sopenharmony_ci }; 115262306a36Sopenharmony_ci 115362306a36Sopenharmony_ci aal@14015000 { 115462306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-aal"; 115562306a36Sopenharmony_ci reg = <0 0x14015000 0 0x1000>; 115662306a36Sopenharmony_ci interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_LOW>; 115762306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 115862306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_AAL>; 115962306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x5000 0x1000>; 116062306a36Sopenharmony_ci }; 116162306a36Sopenharmony_ci 116262306a36Sopenharmony_ci gamma@14016000 { 116362306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-gamma"; 116462306a36Sopenharmony_ci reg = <0 0x14016000 0 0x1000>; 116562306a36Sopenharmony_ci interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_LOW>; 116662306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 116762306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_GAMMA>; 116862306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x6000 0x1000>; 116962306a36Sopenharmony_ci }; 117062306a36Sopenharmony_ci 117162306a36Sopenharmony_ci merge@14017000 { 117262306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-merge"; 117362306a36Sopenharmony_ci reg = <0 0x14017000 0 0x1000>; 117462306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 117562306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_MERGE>; 117662306a36Sopenharmony_ci }; 117762306a36Sopenharmony_ci 117862306a36Sopenharmony_ci split0: split@14018000 { 117962306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-split"; 118062306a36Sopenharmony_ci reg = <0 0x14018000 0 0x1000>; 118162306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 118262306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_SPLIT0>; 118362306a36Sopenharmony_ci }; 118462306a36Sopenharmony_ci 118562306a36Sopenharmony_ci split1: split@14019000 { 118662306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-split"; 118762306a36Sopenharmony_ci reg = <0 0x14019000 0 0x1000>; 118862306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 118962306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_SPLIT1>; 119062306a36Sopenharmony_ci }; 119162306a36Sopenharmony_ci 119262306a36Sopenharmony_ci ufoe@1401a000 { 119362306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-ufoe"; 119462306a36Sopenharmony_ci reg = <0 0x1401a000 0 0x1000>; 119562306a36Sopenharmony_ci interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_LOW>; 119662306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 119762306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_UFOE>; 119862306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0xa000 0x1000>; 119962306a36Sopenharmony_ci }; 120062306a36Sopenharmony_ci 120162306a36Sopenharmony_ci dsi0: dsi@1401b000 { 120262306a36Sopenharmony_ci compatible = "mediatek,mt8173-dsi"; 120362306a36Sopenharmony_ci reg = <0 0x1401b000 0 0x1000>; 120462306a36Sopenharmony_ci interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_LOW>; 120562306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 120662306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DSI0_ENGINE>, 120762306a36Sopenharmony_ci <&mmsys CLK_MM_DSI0_DIGITAL>, 120862306a36Sopenharmony_ci <&mipi_tx0>; 120962306a36Sopenharmony_ci clock-names = "engine", "digital", "hs"; 121062306a36Sopenharmony_ci resets = <&mmsys MT8173_MMSYS_SW0_RST_B_DISP_DSI0>; 121162306a36Sopenharmony_ci phys = <&mipi_tx0>; 121262306a36Sopenharmony_ci phy-names = "dphy"; 121362306a36Sopenharmony_ci status = "disabled"; 121462306a36Sopenharmony_ci }; 121562306a36Sopenharmony_ci 121662306a36Sopenharmony_ci dsi1: dsi@1401c000 { 121762306a36Sopenharmony_ci compatible = "mediatek,mt8173-dsi"; 121862306a36Sopenharmony_ci reg = <0 0x1401c000 0 0x1000>; 121962306a36Sopenharmony_ci interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_LOW>; 122062306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 122162306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DSI1_ENGINE>, 122262306a36Sopenharmony_ci <&mmsys CLK_MM_DSI1_DIGITAL>, 122362306a36Sopenharmony_ci <&mipi_tx1>; 122462306a36Sopenharmony_ci clock-names = "engine", "digital", "hs"; 122562306a36Sopenharmony_ci phys = <&mipi_tx1>; 122662306a36Sopenharmony_ci phy-names = "dphy"; 122762306a36Sopenharmony_ci status = "disabled"; 122862306a36Sopenharmony_ci }; 122962306a36Sopenharmony_ci 123062306a36Sopenharmony_ci dpi0: dpi@1401d000 { 123162306a36Sopenharmony_ci compatible = "mediatek,mt8173-dpi"; 123262306a36Sopenharmony_ci reg = <0 0x1401d000 0 0x1000>; 123362306a36Sopenharmony_ci interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_LOW>; 123462306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 123562306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DPI_PIXEL>, 123662306a36Sopenharmony_ci <&mmsys CLK_MM_DPI_ENGINE>, 123762306a36Sopenharmony_ci <&apmixedsys CLK_APMIXED_TVDPLL>; 123862306a36Sopenharmony_ci clock-names = "pixel", "engine", "pll"; 123962306a36Sopenharmony_ci status = "disabled"; 124062306a36Sopenharmony_ci 124162306a36Sopenharmony_ci port { 124262306a36Sopenharmony_ci dpi0_out: endpoint { 124362306a36Sopenharmony_ci remote-endpoint = <&hdmi0_in>; 124462306a36Sopenharmony_ci }; 124562306a36Sopenharmony_ci }; 124662306a36Sopenharmony_ci }; 124762306a36Sopenharmony_ci 124862306a36Sopenharmony_ci pwm0: pwm@1401e000 { 124962306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-pwm", 125062306a36Sopenharmony_ci "mediatek,mt6595-disp-pwm"; 125162306a36Sopenharmony_ci reg = <0 0x1401e000 0 0x1000>; 125262306a36Sopenharmony_ci #pwm-cells = <2>; 125362306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_PWM026M>, 125462306a36Sopenharmony_ci <&mmsys CLK_MM_DISP_PWM0MM>; 125562306a36Sopenharmony_ci clock-names = "main", "mm"; 125662306a36Sopenharmony_ci status = "disabled"; 125762306a36Sopenharmony_ci }; 125862306a36Sopenharmony_ci 125962306a36Sopenharmony_ci pwm1: pwm@1401f000 { 126062306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-pwm", 126162306a36Sopenharmony_ci "mediatek,mt6595-disp-pwm"; 126262306a36Sopenharmony_ci reg = <0 0x1401f000 0 0x1000>; 126362306a36Sopenharmony_ci #pwm-cells = <2>; 126462306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_PWM126M>, 126562306a36Sopenharmony_ci <&mmsys CLK_MM_DISP_PWM1MM>; 126662306a36Sopenharmony_ci clock-names = "main", "mm"; 126762306a36Sopenharmony_ci status = "disabled"; 126862306a36Sopenharmony_ci }; 126962306a36Sopenharmony_ci 127062306a36Sopenharmony_ci mutex: mutex@14020000 { 127162306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-mutex"; 127262306a36Sopenharmony_ci reg = <0 0x14020000 0 0x1000>; 127362306a36Sopenharmony_ci interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_LOW>; 127462306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 127562306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_MUTEX_32K>; 127662306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1402XXXX 0 0x1000>; 127762306a36Sopenharmony_ci mediatek,gce-events = <CMDQ_EVENT_MUTEX0_STREAM_EOF>, 127862306a36Sopenharmony_ci <CMDQ_EVENT_MUTEX1_STREAM_EOF>; 127962306a36Sopenharmony_ci }; 128062306a36Sopenharmony_ci 128162306a36Sopenharmony_ci larb0: larb@14021000 { 128262306a36Sopenharmony_ci compatible = "mediatek,mt8173-smi-larb"; 128362306a36Sopenharmony_ci reg = <0 0x14021000 0 0x1000>; 128462306a36Sopenharmony_ci mediatek,smi = <&smi_common>; 128562306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 128662306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_SMI_LARB0>, 128762306a36Sopenharmony_ci <&mmsys CLK_MM_SMI_LARB0>; 128862306a36Sopenharmony_ci clock-names = "apb", "smi"; 128962306a36Sopenharmony_ci }; 129062306a36Sopenharmony_ci 129162306a36Sopenharmony_ci smi_common: smi@14022000 { 129262306a36Sopenharmony_ci compatible = "mediatek,mt8173-smi-common"; 129362306a36Sopenharmony_ci reg = <0 0x14022000 0 0x1000>; 129462306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 129562306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_SMI_COMMON>, 129662306a36Sopenharmony_ci <&mmsys CLK_MM_SMI_COMMON>; 129762306a36Sopenharmony_ci clock-names = "apb", "smi"; 129862306a36Sopenharmony_ci }; 129962306a36Sopenharmony_ci 130062306a36Sopenharmony_ci od@14023000 { 130162306a36Sopenharmony_ci compatible = "mediatek,mt8173-disp-od"; 130262306a36Sopenharmony_ci reg = <0 0x14023000 0 0x1000>; 130362306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_DISP_OD>; 130462306a36Sopenharmony_ci mediatek,gce-client-reg = <&gce SUBSYS_1402XXXX 0x3000 0x1000>; 130562306a36Sopenharmony_ci }; 130662306a36Sopenharmony_ci 130762306a36Sopenharmony_ci hdmi0: hdmi@14025000 { 130862306a36Sopenharmony_ci compatible = "mediatek,mt8173-hdmi"; 130962306a36Sopenharmony_ci reg = <0 0x14025000 0 0x400>; 131062306a36Sopenharmony_ci interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_LOW>; 131162306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_HDMI_PIXEL>, 131262306a36Sopenharmony_ci <&mmsys CLK_MM_HDMI_PLLCK>, 131362306a36Sopenharmony_ci <&mmsys CLK_MM_HDMI_AUDIO>, 131462306a36Sopenharmony_ci <&mmsys CLK_MM_HDMI_SPDIF>; 131562306a36Sopenharmony_ci clock-names = "pixel", "pll", "bclk", "spdif"; 131662306a36Sopenharmony_ci pinctrl-names = "default"; 131762306a36Sopenharmony_ci pinctrl-0 = <&hdmi_pin>; 131862306a36Sopenharmony_ci phys = <&hdmi_phy>; 131962306a36Sopenharmony_ci phy-names = "hdmi"; 132062306a36Sopenharmony_ci mediatek,syscon-hdmi = <&mmsys 0x900>; 132162306a36Sopenharmony_ci assigned-clocks = <&topckgen CLK_TOP_HDMI_SEL>; 132262306a36Sopenharmony_ci assigned-clock-parents = <&hdmi_phy>; 132362306a36Sopenharmony_ci status = "disabled"; 132462306a36Sopenharmony_ci 132562306a36Sopenharmony_ci ports { 132662306a36Sopenharmony_ci #address-cells = <1>; 132762306a36Sopenharmony_ci #size-cells = <0>; 132862306a36Sopenharmony_ci 132962306a36Sopenharmony_ci port@0 { 133062306a36Sopenharmony_ci reg = <0>; 133162306a36Sopenharmony_ci 133262306a36Sopenharmony_ci hdmi0_in: endpoint { 133362306a36Sopenharmony_ci remote-endpoint = <&dpi0_out>; 133462306a36Sopenharmony_ci }; 133562306a36Sopenharmony_ci }; 133662306a36Sopenharmony_ci }; 133762306a36Sopenharmony_ci }; 133862306a36Sopenharmony_ci 133962306a36Sopenharmony_ci larb4: larb@14027000 { 134062306a36Sopenharmony_ci compatible = "mediatek,mt8173-smi-larb"; 134162306a36Sopenharmony_ci reg = <0 0x14027000 0 0x1000>; 134262306a36Sopenharmony_ci mediatek,smi = <&smi_common>; 134362306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 134462306a36Sopenharmony_ci clocks = <&mmsys CLK_MM_SMI_LARB4>, 134562306a36Sopenharmony_ci <&mmsys CLK_MM_SMI_LARB4>; 134662306a36Sopenharmony_ci clock-names = "apb", "smi"; 134762306a36Sopenharmony_ci }; 134862306a36Sopenharmony_ci 134962306a36Sopenharmony_ci imgsys: clock-controller@15000000 { 135062306a36Sopenharmony_ci compatible = "mediatek,mt8173-imgsys", "syscon"; 135162306a36Sopenharmony_ci reg = <0 0x15000000 0 0x1000>; 135262306a36Sopenharmony_ci #clock-cells = <1>; 135362306a36Sopenharmony_ci }; 135462306a36Sopenharmony_ci 135562306a36Sopenharmony_ci larb2: larb@15001000 { 135662306a36Sopenharmony_ci compatible = "mediatek,mt8173-smi-larb"; 135762306a36Sopenharmony_ci reg = <0 0x15001000 0 0x1000>; 135862306a36Sopenharmony_ci mediatek,smi = <&smi_common>; 135962306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_ISP>; 136062306a36Sopenharmony_ci clocks = <&imgsys CLK_IMG_LARB2_SMI>, 136162306a36Sopenharmony_ci <&imgsys CLK_IMG_LARB2_SMI>; 136262306a36Sopenharmony_ci clock-names = "apb", "smi"; 136362306a36Sopenharmony_ci }; 136462306a36Sopenharmony_ci 136562306a36Sopenharmony_ci vdecsys: clock-controller@16000000 { 136662306a36Sopenharmony_ci compatible = "mediatek,mt8173-vdecsys", "syscon"; 136762306a36Sopenharmony_ci reg = <0 0x16000000 0 0x1000>; 136862306a36Sopenharmony_ci #clock-cells = <1>; 136962306a36Sopenharmony_ci }; 137062306a36Sopenharmony_ci 137162306a36Sopenharmony_ci vcodec_dec: vcodec@16000000 { 137262306a36Sopenharmony_ci compatible = "mediatek,mt8173-vcodec-dec"; 137362306a36Sopenharmony_ci reg = <0 0x16000000 0 0x100>, /* VDEC_SYS */ 137462306a36Sopenharmony_ci <0 0x16020000 0 0x1000>, /* VDEC_MISC */ 137562306a36Sopenharmony_ci <0 0x16021000 0 0x800>, /* VDEC_LD */ 137662306a36Sopenharmony_ci <0 0x16021800 0 0x800>, /* VDEC_TOP */ 137762306a36Sopenharmony_ci <0 0x16022000 0 0x1000>, /* VDEC_CM */ 137862306a36Sopenharmony_ci <0 0x16023000 0 0x1000>, /* VDEC_AD */ 137962306a36Sopenharmony_ci <0 0x16024000 0 0x1000>, /* VDEC_AV */ 138062306a36Sopenharmony_ci <0 0x16025000 0 0x1000>, /* VDEC_PP */ 138162306a36Sopenharmony_ci <0 0x16026800 0 0x800>, /* VDEC_HWD */ 138262306a36Sopenharmony_ci <0 0x16027000 0 0x800>, /* VDEC_HWQ */ 138362306a36Sopenharmony_ci <0 0x16027800 0 0x800>, /* VDEC_HWB */ 138462306a36Sopenharmony_ci <0 0x16028400 0 0x400>; /* VDEC_HWG */ 138562306a36Sopenharmony_ci interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_LOW>; 138662306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_HW_VDEC_MC_EXT>, 138762306a36Sopenharmony_ci <&iommu M4U_PORT_HW_VDEC_PP_EXT>, 138862306a36Sopenharmony_ci <&iommu M4U_PORT_HW_VDEC_AVC_MV_EXT>, 138962306a36Sopenharmony_ci <&iommu M4U_PORT_HW_VDEC_PRED_RD_EXT>, 139062306a36Sopenharmony_ci <&iommu M4U_PORT_HW_VDEC_PRED_WR_EXT>, 139162306a36Sopenharmony_ci <&iommu M4U_PORT_HW_VDEC_UFO_EXT>, 139262306a36Sopenharmony_ci <&iommu M4U_PORT_HW_VDEC_VLD_EXT>, 139362306a36Sopenharmony_ci <&iommu M4U_PORT_HW_VDEC_VLD2_EXT>; 139462306a36Sopenharmony_ci mediatek,vpu = <&vpu>; 139562306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_VDEC>; 139662306a36Sopenharmony_ci clocks = <&apmixedsys CLK_APMIXED_VCODECPLL>, 139762306a36Sopenharmony_ci <&topckgen CLK_TOP_UNIVPLL_D2>, 139862306a36Sopenharmony_ci <&topckgen CLK_TOP_CCI400_SEL>, 139962306a36Sopenharmony_ci <&topckgen CLK_TOP_VDEC_SEL>, 140062306a36Sopenharmony_ci <&topckgen CLK_TOP_VCODECPLL>, 140162306a36Sopenharmony_ci <&apmixedsys CLK_APMIXED_VENCPLL>, 140262306a36Sopenharmony_ci <&topckgen CLK_TOP_VENC_LT_SEL>, 140362306a36Sopenharmony_ci <&topckgen CLK_TOP_VCODECPLL_370P5>; 140462306a36Sopenharmony_ci clock-names = "vcodecpll", 140562306a36Sopenharmony_ci "univpll_d2", 140662306a36Sopenharmony_ci "clk_cci400_sel", 140762306a36Sopenharmony_ci "vdec_sel", 140862306a36Sopenharmony_ci "vdecpll", 140962306a36Sopenharmony_ci "vencpll", 141062306a36Sopenharmony_ci "venc_lt_sel", 141162306a36Sopenharmony_ci "vdec_bus_clk_src"; 141262306a36Sopenharmony_ci assigned-clocks = <&topckgen CLK_TOP_VENC_LT_SEL>, 141362306a36Sopenharmony_ci <&topckgen CLK_TOP_CCI400_SEL>, 141462306a36Sopenharmony_ci <&topckgen CLK_TOP_VDEC_SEL>, 141562306a36Sopenharmony_ci <&apmixedsys CLK_APMIXED_VCODECPLL>, 141662306a36Sopenharmony_ci <&apmixedsys CLK_APMIXED_VENCPLL>; 141762306a36Sopenharmony_ci assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL_370P5>, 141862306a36Sopenharmony_ci <&topckgen CLK_TOP_UNIVPLL_D2>, 141962306a36Sopenharmony_ci <&topckgen CLK_TOP_VCODECPLL>; 142062306a36Sopenharmony_ci assigned-clock-rates = <0>, <0>, <0>, <1482000000>, <800000000>; 142162306a36Sopenharmony_ci }; 142262306a36Sopenharmony_ci 142362306a36Sopenharmony_ci larb1: larb@16010000 { 142462306a36Sopenharmony_ci compatible = "mediatek,mt8173-smi-larb"; 142562306a36Sopenharmony_ci reg = <0 0x16010000 0 0x1000>; 142662306a36Sopenharmony_ci mediatek,smi = <&smi_common>; 142762306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_VDEC>; 142862306a36Sopenharmony_ci clocks = <&vdecsys CLK_VDEC_CKEN>, 142962306a36Sopenharmony_ci <&vdecsys CLK_VDEC_LARB_CKEN>; 143062306a36Sopenharmony_ci clock-names = "apb", "smi"; 143162306a36Sopenharmony_ci }; 143262306a36Sopenharmony_ci 143362306a36Sopenharmony_ci vencsys: clock-controller@18000000 { 143462306a36Sopenharmony_ci compatible = "mediatek,mt8173-vencsys", "syscon"; 143562306a36Sopenharmony_ci reg = <0 0x18000000 0 0x1000>; 143662306a36Sopenharmony_ci #clock-cells = <1>; 143762306a36Sopenharmony_ci }; 143862306a36Sopenharmony_ci 143962306a36Sopenharmony_ci larb3: larb@18001000 { 144062306a36Sopenharmony_ci compatible = "mediatek,mt8173-smi-larb"; 144162306a36Sopenharmony_ci reg = <0 0x18001000 0 0x1000>; 144262306a36Sopenharmony_ci mediatek,smi = <&smi_common>; 144362306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_VENC>; 144462306a36Sopenharmony_ci clocks = <&vencsys CLK_VENC_CKE1>, 144562306a36Sopenharmony_ci <&vencsys CLK_VENC_CKE0>; 144662306a36Sopenharmony_ci clock-names = "apb", "smi"; 144762306a36Sopenharmony_ci }; 144862306a36Sopenharmony_ci 144962306a36Sopenharmony_ci vcodec_enc_avc: vcodec@18002000 { 145062306a36Sopenharmony_ci compatible = "mediatek,mt8173-vcodec-enc"; 145162306a36Sopenharmony_ci reg = <0 0x18002000 0 0x1000>; /* VENC_SYS */ 145262306a36Sopenharmony_ci interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_LOW>; 145362306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_VENC_RCPU>, 145462306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_REC>, 145562306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_BSDMA>, 145662306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_SV_COMV>, 145762306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_RD_COMV>, 145862306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_CUR_LUMA>, 145962306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_CUR_CHROMA>, 146062306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_REF_LUMA>, 146162306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_REF_CHROMA>, 146262306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_NBM_RDMA>, 146362306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_NBM_WDMA>; 146462306a36Sopenharmony_ci mediatek,vpu = <&vpu>; 146562306a36Sopenharmony_ci clocks = <&topckgen CLK_TOP_VENC_SEL>; 146662306a36Sopenharmony_ci clock-names = "venc_sel"; 146762306a36Sopenharmony_ci assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>; 146862306a36Sopenharmony_ci assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL>; 146962306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_VENC>; 147062306a36Sopenharmony_ci }; 147162306a36Sopenharmony_ci 147262306a36Sopenharmony_ci jpegdec: jpegdec@18004000 { 147362306a36Sopenharmony_ci compatible = "mediatek,mt8173-jpgdec"; 147462306a36Sopenharmony_ci reg = <0 0x18004000 0 0x1000>; 147562306a36Sopenharmony_ci interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_LOW>; 147662306a36Sopenharmony_ci clocks = <&vencsys CLK_VENC_CKE0>, 147762306a36Sopenharmony_ci <&vencsys CLK_VENC_CKE3>; 147862306a36Sopenharmony_ci clock-names = "jpgdec-smi", 147962306a36Sopenharmony_ci "jpgdec"; 148062306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_VENC>; 148162306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_JPGDEC_WDMA>, 148262306a36Sopenharmony_ci <&iommu M4U_PORT_JPGDEC_BSDMA>; 148362306a36Sopenharmony_ci }; 148462306a36Sopenharmony_ci 148562306a36Sopenharmony_ci vencltsys: clock-controller@19000000 { 148662306a36Sopenharmony_ci compatible = "mediatek,mt8173-vencltsys", "syscon"; 148762306a36Sopenharmony_ci reg = <0 0x19000000 0 0x1000>; 148862306a36Sopenharmony_ci #clock-cells = <1>; 148962306a36Sopenharmony_ci }; 149062306a36Sopenharmony_ci 149162306a36Sopenharmony_ci larb5: larb@19001000 { 149262306a36Sopenharmony_ci compatible = "mediatek,mt8173-smi-larb"; 149362306a36Sopenharmony_ci reg = <0 0x19001000 0 0x1000>; 149462306a36Sopenharmony_ci mediatek,smi = <&smi_common>; 149562306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_VENC_LT>; 149662306a36Sopenharmony_ci clocks = <&vencltsys CLK_VENCLT_CKE1>, 149762306a36Sopenharmony_ci <&vencltsys CLK_VENCLT_CKE0>; 149862306a36Sopenharmony_ci clock-names = "apb", "smi"; 149962306a36Sopenharmony_ci }; 150062306a36Sopenharmony_ci 150162306a36Sopenharmony_ci vcodec_enc_vp8: vcodec@19002000 { 150262306a36Sopenharmony_ci compatible = "mediatek,mt8173-vcodec-enc-vp8"; 150362306a36Sopenharmony_ci reg = <0 0x19002000 0 0x1000>; /* VENC_LT_SYS */ 150462306a36Sopenharmony_ci interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_LOW>; 150562306a36Sopenharmony_ci iommus = <&iommu M4U_PORT_VENC_RCPU_SET2>, 150662306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_REC_FRM_SET2>, 150762306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_BSDMA_SET2>, 150862306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_SV_COMA_SET2>, 150962306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_RD_COMA_SET2>, 151062306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_CUR_LUMA_SET2>, 151162306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_CUR_CHROMA_SET2>, 151262306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_REF_LUMA_SET2>, 151362306a36Sopenharmony_ci <&iommu M4U_PORT_VENC_REC_CHROMA_SET2>; 151462306a36Sopenharmony_ci mediatek,vpu = <&vpu>; 151562306a36Sopenharmony_ci clocks = <&topckgen CLK_TOP_VENC_LT_SEL>; 151662306a36Sopenharmony_ci clock-names = "venc_lt_sel"; 151762306a36Sopenharmony_ci assigned-clocks = <&topckgen CLK_TOP_VENC_LT_SEL>; 151862306a36Sopenharmony_ci assigned-clock-parents = 151962306a36Sopenharmony_ci <&topckgen CLK_TOP_VCODECPLL_370P5>; 152062306a36Sopenharmony_ci power-domains = <&spm MT8173_POWER_DOMAIN_VENC_LT>; 152162306a36Sopenharmony_ci }; 152262306a36Sopenharmony_ci }; 152362306a36Sopenharmony_ci}; 1524