162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2017 MediaTek Inc. 462306a36Sopenharmony_ci * Author: Mars.C <mars.cheng@mediatek.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <dt-bindings/clock/mt6797-clk.h> 862306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/irq.h> 962306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 1062306a36Sopenharmony_ci#include <dt-bindings/pinctrl/mt6797-pinfunc.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci/ { 1362306a36Sopenharmony_ci compatible = "mediatek,mt6797"; 1462306a36Sopenharmony_ci interrupt-parent = <&sysirq>; 1562306a36Sopenharmony_ci #address-cells = <2>; 1662306a36Sopenharmony_ci #size-cells = <2>; 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci psci { 1962306a36Sopenharmony_ci compatible = "arm,psci-0.2"; 2062306a36Sopenharmony_ci method = "smc"; 2162306a36Sopenharmony_ci }; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci cpus { 2462306a36Sopenharmony_ci #address-cells = <1>; 2562306a36Sopenharmony_ci #size-cells = <0>; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci cpu0: cpu@0 { 2862306a36Sopenharmony_ci device_type = "cpu"; 2962306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 3062306a36Sopenharmony_ci enable-method = "psci"; 3162306a36Sopenharmony_ci reg = <0x000>; 3262306a36Sopenharmony_ci }; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci cpu1: cpu@1 { 3562306a36Sopenharmony_ci device_type = "cpu"; 3662306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 3762306a36Sopenharmony_ci enable-method = "psci"; 3862306a36Sopenharmony_ci reg = <0x001>; 3962306a36Sopenharmony_ci }; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci cpu2: cpu@2 { 4262306a36Sopenharmony_ci device_type = "cpu"; 4362306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 4462306a36Sopenharmony_ci enable-method = "psci"; 4562306a36Sopenharmony_ci reg = <0x002>; 4662306a36Sopenharmony_ci }; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci cpu3: cpu@3 { 4962306a36Sopenharmony_ci device_type = "cpu"; 5062306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 5162306a36Sopenharmony_ci enable-method = "psci"; 5262306a36Sopenharmony_ci reg = <0x003>; 5362306a36Sopenharmony_ci }; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci cpu4: cpu@100 { 5662306a36Sopenharmony_ci device_type = "cpu"; 5762306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 5862306a36Sopenharmony_ci enable-method = "psci"; 5962306a36Sopenharmony_ci reg = <0x100>; 6062306a36Sopenharmony_ci }; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci cpu5: cpu@101 { 6362306a36Sopenharmony_ci device_type = "cpu"; 6462306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 6562306a36Sopenharmony_ci enable-method = "psci"; 6662306a36Sopenharmony_ci reg = <0x101>; 6762306a36Sopenharmony_ci }; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci cpu6: cpu@102 { 7062306a36Sopenharmony_ci device_type = "cpu"; 7162306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 7262306a36Sopenharmony_ci enable-method = "psci"; 7362306a36Sopenharmony_ci reg = <0x102>; 7462306a36Sopenharmony_ci }; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci cpu7: cpu@103 { 7762306a36Sopenharmony_ci device_type = "cpu"; 7862306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 7962306a36Sopenharmony_ci enable-method = "psci"; 8062306a36Sopenharmony_ci reg = <0x103>; 8162306a36Sopenharmony_ci }; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci cpu8: cpu@200 { 8462306a36Sopenharmony_ci device_type = "cpu"; 8562306a36Sopenharmony_ci compatible = "arm,cortex-a72"; 8662306a36Sopenharmony_ci enable-method = "psci"; 8762306a36Sopenharmony_ci reg = <0x200>; 8862306a36Sopenharmony_ci }; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci cpu9: cpu@201 { 9162306a36Sopenharmony_ci device_type = "cpu"; 9262306a36Sopenharmony_ci compatible = "arm,cortex-a72"; 9362306a36Sopenharmony_ci enable-method = "psci"; 9462306a36Sopenharmony_ci reg = <0x201>; 9562306a36Sopenharmony_ci }; 9662306a36Sopenharmony_ci }; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci clk26m: oscillator-26m { 9962306a36Sopenharmony_ci compatible = "fixed-clock"; 10062306a36Sopenharmony_ci #clock-cells = <0>; 10162306a36Sopenharmony_ci clock-frequency = <26000000>; 10262306a36Sopenharmony_ci clock-output-names = "clk26m"; 10362306a36Sopenharmony_ci }; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci timer { 10662306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 10762306a36Sopenharmony_ci interrupt-parent = <&gic>; 10862306a36Sopenharmony_ci interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, 10962306a36Sopenharmony_ci <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, 11062306a36Sopenharmony_ci <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, 11162306a36Sopenharmony_ci <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; 11262306a36Sopenharmony_ci }; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci topckgen: topckgen@10000000 { 11562306a36Sopenharmony_ci compatible = "mediatek,mt6797-topckgen"; 11662306a36Sopenharmony_ci reg = <0 0x10000000 0 0x1000>; 11762306a36Sopenharmony_ci #clock-cells = <1>; 11862306a36Sopenharmony_ci }; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci infrasys: infracfg_ao@10001000 { 12162306a36Sopenharmony_ci compatible = "mediatek,mt6797-infracfg", "syscon"; 12262306a36Sopenharmony_ci reg = <0 0x10001000 0 0x1000>; 12362306a36Sopenharmony_ci #clock-cells = <1>; 12462306a36Sopenharmony_ci }; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci pio: pinctrl@10005000 { 12762306a36Sopenharmony_ci compatible = "mediatek,mt6797-pinctrl"; 12862306a36Sopenharmony_ci reg = <0 0x10005000 0 0x1000>, 12962306a36Sopenharmony_ci <0 0x10002000 0 0x400>, 13062306a36Sopenharmony_ci <0 0x10002400 0 0x400>, 13162306a36Sopenharmony_ci <0 0x10002800 0 0x400>, 13262306a36Sopenharmony_ci <0 0x10002C00 0 0x400>; 13362306a36Sopenharmony_ci reg-names = "gpio", "iocfgl", "iocfgb", 13462306a36Sopenharmony_ci "iocfgr", "iocfgt"; 13562306a36Sopenharmony_ci gpio-controller; 13662306a36Sopenharmony_ci #gpio-cells = <2>; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci uart0_pins_a: uart0 { 13962306a36Sopenharmony_ci pins0 { 14062306a36Sopenharmony_ci pinmux = <MT6797_GPIO234__FUNC_UTXD0>, 14162306a36Sopenharmony_ci <MT6797_GPIO235__FUNC_URXD0>; 14262306a36Sopenharmony_ci }; 14362306a36Sopenharmony_ci }; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci uart1_pins_a: uart1 { 14662306a36Sopenharmony_ci pins1 { 14762306a36Sopenharmony_ci pinmux = <MT6797_GPIO232__FUNC_URXD1>, 14862306a36Sopenharmony_ci <MT6797_GPIO233__FUNC_UTXD1>; 14962306a36Sopenharmony_ci }; 15062306a36Sopenharmony_ci }; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci i2c0_pins_a: i2c0 { 15362306a36Sopenharmony_ci pins0 { 15462306a36Sopenharmony_ci pinmux = <MT6797_GPIO37__FUNC_SCL0_0>, 15562306a36Sopenharmony_ci <MT6797_GPIO38__FUNC_SDA0_0>; 15662306a36Sopenharmony_ci }; 15762306a36Sopenharmony_ci }; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci i2c1_pins_a: i2c1 { 16062306a36Sopenharmony_ci pins1 { 16162306a36Sopenharmony_ci pinmux = <MT6797_GPIO55__FUNC_SCL1_0>, 16262306a36Sopenharmony_ci <MT6797_GPIO56__FUNC_SDA1_0>; 16362306a36Sopenharmony_ci }; 16462306a36Sopenharmony_ci }; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci i2c2_pins_a: i2c2 { 16762306a36Sopenharmony_ci pins2 { 16862306a36Sopenharmony_ci pinmux = <MT6797_GPIO96__FUNC_SCL2_0>, 16962306a36Sopenharmony_ci <MT6797_GPIO95__FUNC_SDA2_0>; 17062306a36Sopenharmony_ci }; 17162306a36Sopenharmony_ci }; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci i2c3_pins_a: i2c3 { 17462306a36Sopenharmony_ci pins3 { 17562306a36Sopenharmony_ci pinmux = <MT6797_GPIO75__FUNC_SDA3_0>, 17662306a36Sopenharmony_ci <MT6797_GPIO74__FUNC_SCL3_0>; 17762306a36Sopenharmony_ci }; 17862306a36Sopenharmony_ci }; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci i2c4_pins_a: i2c4 { 18162306a36Sopenharmony_ci pins4 { 18262306a36Sopenharmony_ci pinmux = <MT6797_GPIO238__FUNC_SDA4_0>, 18362306a36Sopenharmony_ci <MT6797_GPIO239__FUNC_SCL4_0>; 18462306a36Sopenharmony_ci }; 18562306a36Sopenharmony_ci }; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci i2c5_pins_a: i2c5 { 18862306a36Sopenharmony_ci pins5 { 18962306a36Sopenharmony_ci pinmux = <MT6797_GPIO240__FUNC_SDA5_0>, 19062306a36Sopenharmony_ci <MT6797_GPIO241__FUNC_SCL5_0>; 19162306a36Sopenharmony_ci }; 19262306a36Sopenharmony_ci }; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci i2c6_pins_a: i2c6 { 19562306a36Sopenharmony_ci pins6 { 19662306a36Sopenharmony_ci pinmux = <MT6797_GPIO152__FUNC_SDA6_0>, 19762306a36Sopenharmony_ci <MT6797_GPIO151__FUNC_SCL6_0>; 19862306a36Sopenharmony_ci }; 19962306a36Sopenharmony_ci }; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci i2c7_pins_a: i2c7 { 20262306a36Sopenharmony_ci pins7 { 20362306a36Sopenharmony_ci pinmux = <MT6797_GPIO154__FUNC_SDA7_0>, 20462306a36Sopenharmony_ci <MT6797_GPIO153__FUNC_SCL7_0>; 20562306a36Sopenharmony_ci }; 20662306a36Sopenharmony_ci }; 20762306a36Sopenharmony_ci }; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci scpsys: power-controller@10006000 { 21062306a36Sopenharmony_ci compatible = "mediatek,mt6797-scpsys"; 21162306a36Sopenharmony_ci #power-domain-cells = <1>; 21262306a36Sopenharmony_ci reg = <0 0x10006000 0 0x1000>; 21362306a36Sopenharmony_ci clocks = <&topckgen CLK_TOP_MUX_MFG>, 21462306a36Sopenharmony_ci <&topckgen CLK_TOP_MUX_MM>, 21562306a36Sopenharmony_ci <&topckgen CLK_TOP_MUX_VDEC>; 21662306a36Sopenharmony_ci clock-names = "mfg", "mm", "vdec"; 21762306a36Sopenharmony_ci infracfg = <&infrasys>; 21862306a36Sopenharmony_ci }; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci watchdog: watchdog@10007000 { 22162306a36Sopenharmony_ci compatible = "mediatek,mt6797-wdt", "mediatek,mt6589-wdt"; 22262306a36Sopenharmony_ci reg = <0 0x10007000 0 0x100>; 22362306a36Sopenharmony_ci }; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci apmixedsys: apmixed@1000c000 { 22662306a36Sopenharmony_ci compatible = "mediatek,mt6797-apmixedsys"; 22762306a36Sopenharmony_ci reg = <0 0x1000c000 0 0x1000>; 22862306a36Sopenharmony_ci #clock-cells = <1>; 22962306a36Sopenharmony_ci }; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci sysirq: intpol-controller@10200620 { 23262306a36Sopenharmony_ci compatible = "mediatek,mt6797-sysirq", 23362306a36Sopenharmony_ci "mediatek,mt6577-sysirq"; 23462306a36Sopenharmony_ci interrupt-controller; 23562306a36Sopenharmony_ci #interrupt-cells = <3>; 23662306a36Sopenharmony_ci interrupt-parent = <&gic>; 23762306a36Sopenharmony_ci reg = <0 0x10220620 0 0x20>, 23862306a36Sopenharmony_ci <0 0x10220690 0 0x10>; 23962306a36Sopenharmony_ci }; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci uart0: serial@11002000 { 24262306a36Sopenharmony_ci compatible = "mediatek,mt6797-uart", 24362306a36Sopenharmony_ci "mediatek,mt6577-uart"; 24462306a36Sopenharmony_ci reg = <0 0x11002000 0 0x400>; 24562306a36Sopenharmony_ci interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>; 24662306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_UART0>, 24762306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>; 24862306a36Sopenharmony_ci clock-names = "baud", "bus"; 24962306a36Sopenharmony_ci status = "disabled"; 25062306a36Sopenharmony_ci }; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci uart1: serial@11003000 { 25362306a36Sopenharmony_ci compatible = "mediatek,mt6797-uart", 25462306a36Sopenharmony_ci "mediatek,mt6577-uart"; 25562306a36Sopenharmony_ci reg = <0 0x11003000 0 0x400>; 25662306a36Sopenharmony_ci interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>; 25762306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_UART1>, 25862306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>; 25962306a36Sopenharmony_ci clock-names = "baud", "bus"; 26062306a36Sopenharmony_ci status = "disabled"; 26162306a36Sopenharmony_ci }; 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci uart2: serial@11004000 { 26462306a36Sopenharmony_ci compatible = "mediatek,mt6797-uart", 26562306a36Sopenharmony_ci "mediatek,mt6577-uart"; 26662306a36Sopenharmony_ci reg = <0 0x11004000 0 0x400>; 26762306a36Sopenharmony_ci interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>; 26862306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_UART2>, 26962306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>; 27062306a36Sopenharmony_ci clock-names = "baud", "bus"; 27162306a36Sopenharmony_ci status = "disabled"; 27262306a36Sopenharmony_ci }; 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci uart3: serial@11005000 { 27562306a36Sopenharmony_ci compatible = "mediatek,mt6797-uart", 27662306a36Sopenharmony_ci "mediatek,mt6577-uart"; 27762306a36Sopenharmony_ci reg = <0 0x11005000 0 0x400>; 27862306a36Sopenharmony_ci interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_LOW>; 27962306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_UART3>, 28062306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>; 28162306a36Sopenharmony_ci clock-names = "baud", "bus"; 28262306a36Sopenharmony_ci status = "disabled"; 28362306a36Sopenharmony_ci }; 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci i2c0: i2c@11007000 { 28662306a36Sopenharmony_ci compatible = "mediatek,mt6797-i2c", 28762306a36Sopenharmony_ci "mediatek,mt6577-i2c"; 28862306a36Sopenharmony_ci id = <0>; 28962306a36Sopenharmony_ci reg = <0 0x11007000 0 0x1000>, 29062306a36Sopenharmony_ci <0 0x11000100 0 0x80>; 29162306a36Sopenharmony_ci interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>; 29262306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_I2C0>, 29362306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>; 29462306a36Sopenharmony_ci clock-names = "main", "dma"; 29562306a36Sopenharmony_ci clock-div = <10>; 29662306a36Sopenharmony_ci #address-cells = <1>; 29762306a36Sopenharmony_ci #size-cells = <0>; 29862306a36Sopenharmony_ci status = "disabled"; 29962306a36Sopenharmony_ci }; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci i2c1: i2c@11008000 { 30262306a36Sopenharmony_ci compatible = "mediatek,mt6797-i2c", 30362306a36Sopenharmony_ci "mediatek,mt6577-i2c"; 30462306a36Sopenharmony_ci id = <1>; 30562306a36Sopenharmony_ci reg = <0 0x11008000 0 0x1000>, 30662306a36Sopenharmony_ci <0 0x11000180 0 0x80>; 30762306a36Sopenharmony_ci interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>; 30862306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_I2C1>, 30962306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>; 31062306a36Sopenharmony_ci clock-names = "main", "dma"; 31162306a36Sopenharmony_ci clock-div = <10>; 31262306a36Sopenharmony_ci #address-cells = <1>; 31362306a36Sopenharmony_ci #size-cells = <0>; 31462306a36Sopenharmony_ci status = "disabled"; 31562306a36Sopenharmony_ci }; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci i2c8: i2c@11009000 { 31862306a36Sopenharmony_ci compatible = "mediatek,mt6797-i2c", 31962306a36Sopenharmony_ci "mediatek,mt6577-i2c"; 32062306a36Sopenharmony_ci id = <8>; 32162306a36Sopenharmony_ci reg = <0 0x11009000 0 0x1000>, 32262306a36Sopenharmony_ci <0 0x11000200 0 0x80>; 32362306a36Sopenharmony_ci interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>; 32462306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_I2C2>, 32562306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>, 32662306a36Sopenharmony_ci <&infrasys CLK_INFRA_I2C2_ARB>; 32762306a36Sopenharmony_ci clock-names = "main", "dma", "arb"; 32862306a36Sopenharmony_ci clock-div = <10>; 32962306a36Sopenharmony_ci #address-cells = <1>; 33062306a36Sopenharmony_ci #size-cells = <0>; 33162306a36Sopenharmony_ci status = "disabled"; 33262306a36Sopenharmony_ci }; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci i2c9: i2c@1100d000 { 33562306a36Sopenharmony_ci compatible = "mediatek,mt6797-i2c", 33662306a36Sopenharmony_ci "mediatek,mt6577-i2c"; 33762306a36Sopenharmony_ci id = <9>; 33862306a36Sopenharmony_ci reg = <0 0x1100d000 0 0x1000>, 33962306a36Sopenharmony_ci <0 0x11000280 0 0x80>; 34062306a36Sopenharmony_ci interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_LOW>; 34162306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_I2C3>, 34262306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>, 34362306a36Sopenharmony_ci <&infrasys CLK_INFRA_I2C3_ARB>; 34462306a36Sopenharmony_ci clock-names = "main", "dma", "arb"; 34562306a36Sopenharmony_ci clock-div = <10>; 34662306a36Sopenharmony_ci #address-cells = <1>; 34762306a36Sopenharmony_ci #size-cells = <0>; 34862306a36Sopenharmony_ci status = "disabled"; 34962306a36Sopenharmony_ci }; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci i2c6: i2c@1100e000 { 35262306a36Sopenharmony_ci compatible = "mediatek,mt6797-i2c", 35362306a36Sopenharmony_ci "mediatek,mt6577-i2c"; 35462306a36Sopenharmony_ci id = <6>; 35562306a36Sopenharmony_ci reg = <0 0x1100e000 0 0x1000>, 35662306a36Sopenharmony_ci <0 0x11000500 0 0x80>; 35762306a36Sopenharmony_ci interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_LOW>; 35862306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_I2C_APPM>, 35962306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>; 36062306a36Sopenharmony_ci clock-names = "main", "dma"; 36162306a36Sopenharmony_ci clock-div = <10>; 36262306a36Sopenharmony_ci #address-cells = <1>; 36362306a36Sopenharmony_ci #size-cells = <0>; 36462306a36Sopenharmony_ci status = "disabled"; 36562306a36Sopenharmony_ci }; 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci i2c7: i2c@11010000 { 36862306a36Sopenharmony_ci compatible = "mediatek,mt6797-i2c", 36962306a36Sopenharmony_ci "mediatek,mt6577-i2c"; 37062306a36Sopenharmony_ci id = <7>; 37162306a36Sopenharmony_ci reg = <0 0x11010000 0 0x1000>, 37262306a36Sopenharmony_ci <0 0x11000580 0 0x80>; 37362306a36Sopenharmony_ci interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_LOW>; 37462306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_I2C_GPUPM>, 37562306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>; 37662306a36Sopenharmony_ci clock-names = "main", "dma"; 37762306a36Sopenharmony_ci clock-div = <10>; 37862306a36Sopenharmony_ci #address-cells = <1>; 37962306a36Sopenharmony_ci #size-cells = <0>; 38062306a36Sopenharmony_ci status = "disabled"; 38162306a36Sopenharmony_ci }; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci i2c4: i2c@11011000 { 38462306a36Sopenharmony_ci compatible = "mediatek,mt6797-i2c", 38562306a36Sopenharmony_ci "mediatek,mt6577-i2c"; 38662306a36Sopenharmony_ci id = <4>; 38762306a36Sopenharmony_ci reg = <0 0x11011000 0 0x1000>, 38862306a36Sopenharmony_ci <0 0x11000300 0 0x80>; 38962306a36Sopenharmony_ci interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_LOW>; 39062306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_I2C4>, 39162306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>; 39262306a36Sopenharmony_ci clock-names = "main", "dma"; 39362306a36Sopenharmony_ci clock-div = <10>; 39462306a36Sopenharmony_ci #address-cells = <1>; 39562306a36Sopenharmony_ci #size-cells = <0>; 39662306a36Sopenharmony_ci status = "disabled"; 39762306a36Sopenharmony_ci }; 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci i2c2: i2c@11013000 { 40062306a36Sopenharmony_ci compatible = "mediatek,mt6797-i2c", 40162306a36Sopenharmony_ci "mediatek,mt6577-i2c"; 40262306a36Sopenharmony_ci id = <2>; 40362306a36Sopenharmony_ci reg = <0 0x11013000 0 0x1000>, 40462306a36Sopenharmony_ci <0 0x11000400 0 0x80>; 40562306a36Sopenharmony_ci interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_LOW>; 40662306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_I2C2_IMM>, 40762306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>, 40862306a36Sopenharmony_ci <&infrasys CLK_INFRA_I2C2_ARB>; 40962306a36Sopenharmony_ci clock-names = "main", "dma", "arb"; 41062306a36Sopenharmony_ci clock-div = <10>; 41162306a36Sopenharmony_ci #address-cells = <1>; 41262306a36Sopenharmony_ci #size-cells = <0>; 41362306a36Sopenharmony_ci status = "disabled"; 41462306a36Sopenharmony_ci }; 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci i2c3: i2c@11014000 { 41762306a36Sopenharmony_ci compatible = "mediatek,mt6797-i2c", 41862306a36Sopenharmony_ci "mediatek,mt6577-i2c"; 41962306a36Sopenharmony_ci id = <3>; 42062306a36Sopenharmony_ci reg = <0 0x11014000 0 0x1000>, 42162306a36Sopenharmony_ci <0 0x11000480 0 0x80>; 42262306a36Sopenharmony_ci interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_LOW>; 42362306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_I2C3_IMM>, 42462306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>, 42562306a36Sopenharmony_ci <&infrasys CLK_INFRA_I2C3_ARB>; 42662306a36Sopenharmony_ci clock-names = "main", "dma", "arb"; 42762306a36Sopenharmony_ci clock-div = <10>; 42862306a36Sopenharmony_ci #address-cells = <1>; 42962306a36Sopenharmony_ci #size-cells = <0>; 43062306a36Sopenharmony_ci status = "disabled"; 43162306a36Sopenharmony_ci }; 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci i2c5: i2c@1101c000 { 43462306a36Sopenharmony_ci compatible = "mediatek,mt6797-i2c", 43562306a36Sopenharmony_ci "mediatek,mt6577-i2c"; 43662306a36Sopenharmony_ci id = <5>; 43762306a36Sopenharmony_ci reg = <0 0x1101c000 0 0x1000>, 43862306a36Sopenharmony_ci <0 0x11000380 0 0x80>; 43962306a36Sopenharmony_ci interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_LOW>; 44062306a36Sopenharmony_ci clocks = <&infrasys CLK_INFRA_I2C5>, 44162306a36Sopenharmony_ci <&infrasys CLK_INFRA_AP_DMA>; 44262306a36Sopenharmony_ci clock-names = "main", "dma"; 44362306a36Sopenharmony_ci clock-div = <10>; 44462306a36Sopenharmony_ci #address-cells = <1>; 44562306a36Sopenharmony_ci #size-cells = <0>; 44662306a36Sopenharmony_ci status = "disabled"; 44762306a36Sopenharmony_ci }; 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci mmsys: syscon@14000000 { 45062306a36Sopenharmony_ci compatible = "mediatek,mt6797-mmsys", "syscon"; 45162306a36Sopenharmony_ci reg = <0 0x14000000 0 0x1000>; 45262306a36Sopenharmony_ci #clock-cells = <1>; 45362306a36Sopenharmony_ci }; 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci imgsys: imgsys_config@15000000 { 45662306a36Sopenharmony_ci compatible = "mediatek,mt6797-imgsys", "syscon"; 45762306a36Sopenharmony_ci reg = <0 0x15000000 0 0x1000>; 45862306a36Sopenharmony_ci #clock-cells = <1>; 45962306a36Sopenharmony_ci }; 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci vdecsys: vdec_gcon@16000000 { 46262306a36Sopenharmony_ci compatible = "mediatek,mt6797-vdecsys", "syscon"; 46362306a36Sopenharmony_ci reg = <0 0x16000000 0 0x10000>; 46462306a36Sopenharmony_ci #clock-cells = <1>; 46562306a36Sopenharmony_ci }; 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci vencsys: venc_gcon@17000000 { 46862306a36Sopenharmony_ci compatible = "mediatek,mt6797-vencsys", "syscon"; 46962306a36Sopenharmony_ci reg = <0 0x17000000 0 0x1000>; 47062306a36Sopenharmony_ci #clock-cells = <1>; 47162306a36Sopenharmony_ci }; 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_ci gic: interrupt-controller@19000000 { 47462306a36Sopenharmony_ci compatible = "arm,gic-v3"; 47562306a36Sopenharmony_ci #interrupt-cells = <3>; 47662306a36Sopenharmony_ci interrupt-parent = <&gic>; 47762306a36Sopenharmony_ci interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 47862306a36Sopenharmony_ci interrupt-controller; 47962306a36Sopenharmony_ci reg = <0 0x19000000 0 0x10000>, /* GICD */ 48062306a36Sopenharmony_ci <0 0x19200000 0 0x200000>, /* GICR */ 48162306a36Sopenharmony_ci <0 0x10240000 0 0x2000>; /* GICC */ 48262306a36Sopenharmony_ci }; 48362306a36Sopenharmony_ci}; 484