162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2016 MediaTek Inc.
462306a36Sopenharmony_ci * Author: Mars.C <mars.cheng@mediatek.com>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/irq.h>
862306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci/ {
1162306a36Sopenharmony_ci	compatible = "mediatek,mt6755";
1262306a36Sopenharmony_ci	interrupt-parent = <&sysirq>;
1362306a36Sopenharmony_ci	#address-cells = <2>;
1462306a36Sopenharmony_ci	#size-cells = <2>;
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci	psci {
1762306a36Sopenharmony_ci		compatible = "arm,psci-0.2";
1862306a36Sopenharmony_ci		method = "smc";
1962306a36Sopenharmony_ci	};
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci	cpus {
2262306a36Sopenharmony_ci		#address-cells = <1>;
2362306a36Sopenharmony_ci		#size-cells = <0>;
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci		cpu0: cpu@0 {
2662306a36Sopenharmony_ci			device_type = "cpu";
2762306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
2862306a36Sopenharmony_ci			enable-method = "psci";
2962306a36Sopenharmony_ci			reg = <0x000>;
3062306a36Sopenharmony_ci		};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci		cpu1: cpu@1 {
3362306a36Sopenharmony_ci			device_type = "cpu";
3462306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
3562306a36Sopenharmony_ci			enable-method = "psci";
3662306a36Sopenharmony_ci			reg = <0x001>;
3762306a36Sopenharmony_ci		};
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci		cpu2: cpu@2 {
4062306a36Sopenharmony_ci			device_type = "cpu";
4162306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
4262306a36Sopenharmony_ci			enable-method = "psci";
4362306a36Sopenharmony_ci			reg = <0x002>;
4462306a36Sopenharmony_ci		};
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci		cpu3: cpu@3 {
4762306a36Sopenharmony_ci			device_type = "cpu";
4862306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
4962306a36Sopenharmony_ci			enable-method = "psci";
5062306a36Sopenharmony_ci			reg = <0x003>;
5162306a36Sopenharmony_ci		};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci		cpu4: cpu@100 {
5462306a36Sopenharmony_ci			device_type = "cpu";
5562306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
5662306a36Sopenharmony_ci			enable-method = "psci";
5762306a36Sopenharmony_ci			reg = <0x100>;
5862306a36Sopenharmony_ci		};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci		cpu5: cpu@101 {
6162306a36Sopenharmony_ci			device_type = "cpu";
6262306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
6362306a36Sopenharmony_ci			enable-method = "psci";
6462306a36Sopenharmony_ci			reg = <0x101>;
6562306a36Sopenharmony_ci		};
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci		cpu6: cpu@102 {
6862306a36Sopenharmony_ci			device_type = "cpu";
6962306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
7062306a36Sopenharmony_ci			enable-method = "psci";
7162306a36Sopenharmony_ci			reg = <0x102>;
7262306a36Sopenharmony_ci		};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci		cpu7: cpu@103 {
7562306a36Sopenharmony_ci			device_type = "cpu";
7662306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
7762306a36Sopenharmony_ci			enable-method = "psci";
7862306a36Sopenharmony_ci			reg = <0x103>;
7962306a36Sopenharmony_ci		};
8062306a36Sopenharmony_ci	};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	uart_clk: dummy26m {
8362306a36Sopenharmony_ci		compatible = "fixed-clock";
8462306a36Sopenharmony_ci		clock-frequency = <26000000>;
8562306a36Sopenharmony_ci		#clock-cells = <0>;
8662306a36Sopenharmony_ci	};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci	timer {
8962306a36Sopenharmony_ci		compatible = "arm,armv8-timer";
9062306a36Sopenharmony_ci		interrupt-parent = <&gic>;
9162306a36Sopenharmony_ci		interrupts = <GIC_PPI 13
9262306a36Sopenharmony_ci			     (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
9362306a36Sopenharmony_ci			     <GIC_PPI 14
9462306a36Sopenharmony_ci			     (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
9562306a36Sopenharmony_ci			     <GIC_PPI 11
9662306a36Sopenharmony_ci			     (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
9762306a36Sopenharmony_ci			     <GIC_PPI 10
9862306a36Sopenharmony_ci			     (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
9962306a36Sopenharmony_ci	};
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	sysirq: intpol-controller@10200620 {
10262306a36Sopenharmony_ci		compatible = "mediatek,mt6755-sysirq",
10362306a36Sopenharmony_ci			     "mediatek,mt6577-sysirq";
10462306a36Sopenharmony_ci		interrupt-controller;
10562306a36Sopenharmony_ci		#interrupt-cells = <3>;
10662306a36Sopenharmony_ci		interrupt-parent = <&gic>;
10762306a36Sopenharmony_ci		reg = <0 0x10200620 0 0x20>;
10862306a36Sopenharmony_ci	};
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci	gic: interrupt-controller@10231000 {
11162306a36Sopenharmony_ci		compatible = "arm,gic-400";
11262306a36Sopenharmony_ci		#interrupt-cells = <3>;
11362306a36Sopenharmony_ci		interrupt-parent = <&gic>;
11462306a36Sopenharmony_ci		interrupt-controller;
11562306a36Sopenharmony_ci		reg = <0 0x10231000 0 0x1000>,
11662306a36Sopenharmony_ci		      <0 0x10232000 0 0x2000>,
11762306a36Sopenharmony_ci		      <0 0x10234000 0 0x2000>,
11862306a36Sopenharmony_ci		      <0 0x10236000 0 0x2000>;
11962306a36Sopenharmony_ci	};
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	uart0: serial@11002000 {
12262306a36Sopenharmony_ci		compatible = "mediatek,mt6755-uart",
12362306a36Sopenharmony_ci			     "mediatek,mt6577-uart";
12462306a36Sopenharmony_ci		reg = <0 0x11002000 0 0x400>;
12562306a36Sopenharmony_ci		interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>;
12662306a36Sopenharmony_ci		clocks = <&uart_clk>;
12762306a36Sopenharmony_ci		status = "disabled";
12862306a36Sopenharmony_ci	};
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci	uart1: serial@11003000 {
13162306a36Sopenharmony_ci		compatible = "mediatek,mt6755-uart",
13262306a36Sopenharmony_ci			     "mediatek,mt6577-uart";
13362306a36Sopenharmony_ci		reg = <0 0x11003000 0 0x400>;
13462306a36Sopenharmony_ci		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>;
13562306a36Sopenharmony_ci		clocks = <&uart_clk>;
13662306a36Sopenharmony_ci		status = "disabled";
13762306a36Sopenharmony_ci	};
13862306a36Sopenharmony_ci};
139