162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2020 Marvell International Ltd.
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Device tree for the CN9131-DB board.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include "cn9130-db.dtsi"
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci/ {
1162306a36Sopenharmony_ci	compatible = "marvell,cn9131", "marvell,cn9130",
1262306a36Sopenharmony_ci		     "marvell,armada-ap807-quad", "marvell,armada-ap807";
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci	aliases {
1562306a36Sopenharmony_ci		gpio3 = &cp1_gpio1;
1662306a36Sopenharmony_ci		gpio4 = &cp1_gpio2;
1762306a36Sopenharmony_ci		ethernet3 = &cp1_eth0;
1862306a36Sopenharmony_ci		ethernet4 = &cp1_eth1;
1962306a36Sopenharmony_ci	};
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci	cp1_reg_usb3_vbus0: cp1_usb3_vbus@0 {
2262306a36Sopenharmony_ci		compatible = "regulator-fixed";
2362306a36Sopenharmony_ci		pinctrl-names = "default";
2462306a36Sopenharmony_ci		pinctrl-0 = <&cp1_xhci0_vbus_pins>;
2562306a36Sopenharmony_ci		regulator-name = "cp1-xhci0-vbus";
2662306a36Sopenharmony_ci		regulator-min-microvolt = <5000000>;
2762306a36Sopenharmony_ci		regulator-max-microvolt = <5000000>;
2862306a36Sopenharmony_ci		enable-active-high;
2962306a36Sopenharmony_ci		gpio = <&cp1_gpio1 3 GPIO_ACTIVE_HIGH>;
3062306a36Sopenharmony_ci	};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci	cp1_usb3_0_phy0: cp1_usb3_phy0 {
3362306a36Sopenharmony_ci		compatible = "usb-nop-xceiv";
3462306a36Sopenharmony_ci		vcc-supply = <&cp1_reg_usb3_vbus0>;
3562306a36Sopenharmony_ci	};
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci	cp1_sfp_eth1: sfp-eth1 {
3862306a36Sopenharmony_ci		compatible = "sff,sfp";
3962306a36Sopenharmony_ci		i2c-bus = <&cp1_i2c0>;
4062306a36Sopenharmony_ci		los-gpios = <&cp1_gpio1 11 GPIO_ACTIVE_HIGH>;
4162306a36Sopenharmony_ci		mod-def0-gpios = <&cp1_gpio1 10 GPIO_ACTIVE_LOW>;
4262306a36Sopenharmony_ci		tx-disable-gpios = <&cp1_gpio1 9 GPIO_ACTIVE_HIGH>;
4362306a36Sopenharmony_ci		tx-fault-gpios = <&cp1_gpio1 8 GPIO_ACTIVE_HIGH>;
4462306a36Sopenharmony_ci		pinctrl-names = "default";
4562306a36Sopenharmony_ci		pinctrl-0 = <&cp1_sfp_pins>;
4662306a36Sopenharmony_ci		/*
4762306a36Sopenharmony_ci		 * SFP cages are unconnected on early PCBs because of an the I2C
4862306a36Sopenharmony_ci		 * lanes not being connected. Prevent the port for being
4962306a36Sopenharmony_ci		 * unusable by disabling the SFP node.
5062306a36Sopenharmony_ci		 */
5162306a36Sopenharmony_ci		status = "disabled";
5262306a36Sopenharmony_ci	};
5362306a36Sopenharmony_ci};
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci/*
5662306a36Sopenharmony_ci * Instantiate the first slave CP115
5762306a36Sopenharmony_ci */
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci#define CP11X_NAME		cp1
6062306a36Sopenharmony_ci#define CP11X_BASE		f4000000
6162306a36Sopenharmony_ci#define CP11X_PCIEx_MEM_BASE(iface) (0xe2000000 + (iface * 0x1000000))
6262306a36Sopenharmony_ci#define CP11X_PCIEx_MEM_SIZE(iface) 0xf00000
6362306a36Sopenharmony_ci#define CP11X_PCIE0_BASE	f4600000
6462306a36Sopenharmony_ci#define CP11X_PCIE1_BASE	f4620000
6562306a36Sopenharmony_ci#define CP11X_PCIE2_BASE	f4640000
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci#include "armada-cp115.dtsi"
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci#undef CP11X_NAME
7062306a36Sopenharmony_ci#undef CP11X_BASE
7162306a36Sopenharmony_ci#undef CP11X_PCIEx_MEM_BASE
7262306a36Sopenharmony_ci#undef CP11X_PCIEx_MEM_SIZE
7362306a36Sopenharmony_ci#undef CP11X_PCIE0_BASE
7462306a36Sopenharmony_ci#undef CP11X_PCIE1_BASE
7562306a36Sopenharmony_ci#undef CP11X_PCIE2_BASE
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci&cp1_crypto {
7862306a36Sopenharmony_ci	status = "disabled";
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci&cp1_ethernet {
8262306a36Sopenharmony_ci	status = "okay";
8362306a36Sopenharmony_ci};
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci/* CON50 */
8662306a36Sopenharmony_ci&cp1_eth0 {
8762306a36Sopenharmony_ci	status = "okay";
8862306a36Sopenharmony_ci	phy-mode = "10gbase-r";
8962306a36Sopenharmony_ci	/* Generic PHY, providing serdes lanes */
9062306a36Sopenharmony_ci	phys = <&cp1_comphy4 0>;
9162306a36Sopenharmony_ci	managed = "in-band-status";
9262306a36Sopenharmony_ci	sfp = <&cp1_sfp_eth1>;
9362306a36Sopenharmony_ci};
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci&cp1_gpio1 {
9662306a36Sopenharmony_ci	status = "okay";
9762306a36Sopenharmony_ci};
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci&cp1_gpio2 {
10062306a36Sopenharmony_ci	status = "okay";
10162306a36Sopenharmony_ci};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci&cp1_i2c0 {
10462306a36Sopenharmony_ci	status = "okay";
10562306a36Sopenharmony_ci	pinctrl-names = "default";
10662306a36Sopenharmony_ci	pinctrl-0 = <&cp1_i2c0_pins>;
10762306a36Sopenharmony_ci	clock-frequency = <100000>;
10862306a36Sopenharmony_ci};
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci/* CON40 */
11162306a36Sopenharmony_ci&cp1_pcie0 {
11262306a36Sopenharmony_ci	pinctrl-names = "default";
11362306a36Sopenharmony_ci	pinctrl-0 = <&cp1_pcie_reset_pins>;
11462306a36Sopenharmony_ci	num-lanes = <2>;
11562306a36Sopenharmony_ci	num-viewport = <8>;
11662306a36Sopenharmony_ci	marvell,reset-gpio = <&cp1_gpio1 0 GPIO_ACTIVE_HIGH>;
11762306a36Sopenharmony_ci	status = "okay";
11862306a36Sopenharmony_ci	/* Generic PHY, providing serdes lanes */
11962306a36Sopenharmony_ci	phys = <&cp1_comphy0 0
12062306a36Sopenharmony_ci		&cp1_comphy1 0>;
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci&cp1_sata0 {
12462306a36Sopenharmony_ci	status = "okay";
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	/* CON32 */
12762306a36Sopenharmony_ci	sata-port@1 {
12862306a36Sopenharmony_ci		/* Generic PHY, providing serdes lanes */
12962306a36Sopenharmony_ci		phys = <&cp1_comphy5 1>;
13062306a36Sopenharmony_ci	};
13162306a36Sopenharmony_ci};
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci/* U24 */
13462306a36Sopenharmony_ci&cp1_spi1 {
13562306a36Sopenharmony_ci	status = "okay";
13662306a36Sopenharmony_ci	pinctrl-names = "default";
13762306a36Sopenharmony_ci	pinctrl-0 = <&cp1_spi0_pins>;
13862306a36Sopenharmony_ci	reg = <0x700680 0x50>;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	flash@0 {
14162306a36Sopenharmony_ci		#address-cells = <0x1>;
14262306a36Sopenharmony_ci		#size-cells = <0x1>;
14362306a36Sopenharmony_ci		compatible = "jedec,spi-nor";
14462306a36Sopenharmony_ci		reg = <0x0>;
14562306a36Sopenharmony_ci		/* On-board MUX does not allow higher frequencies */
14662306a36Sopenharmony_ci		spi-max-frequency = <40000000>;
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci		partitions {
14962306a36Sopenharmony_ci			compatible = "fixed-partitions";
15062306a36Sopenharmony_ci			#address-cells = <1>;
15162306a36Sopenharmony_ci			#size-cells = <1>;
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci			partition@0 {
15462306a36Sopenharmony_ci				label = "U-Boot-1";
15562306a36Sopenharmony_ci				reg = <0x0 0x200000>;
15662306a36Sopenharmony_ci			};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci			partition@400000 {
15962306a36Sopenharmony_ci				label = "Filesystem-1";
16062306a36Sopenharmony_ci				reg = <0x200000 0xe00000>;
16162306a36Sopenharmony_ci			};
16262306a36Sopenharmony_ci		};
16362306a36Sopenharmony_ci	};
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci&cp1_syscon0 {
16862306a36Sopenharmony_ci	cp1_pinctrl: pinctrl {
16962306a36Sopenharmony_ci		compatible = "marvell,cp115-standalone-pinctrl";
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci		cp1_i2c0_pins: cp1-i2c-pins-0 {
17262306a36Sopenharmony_ci			marvell,pins = "mpp37", "mpp38";
17362306a36Sopenharmony_ci			marvell,function = "i2c0";
17462306a36Sopenharmony_ci		};
17562306a36Sopenharmony_ci		cp1_spi0_pins: cp1-spi-pins-0 {
17662306a36Sopenharmony_ci			marvell,pins = "mpp13", "mpp14", "mpp15", "mpp16";
17762306a36Sopenharmony_ci			marvell,function = "spi1";
17862306a36Sopenharmony_ci		};
17962306a36Sopenharmony_ci		cp1_xhci0_vbus_pins: cp1-xhci0-vbus-pins {
18062306a36Sopenharmony_ci			marvell,pins = "mpp3";
18162306a36Sopenharmony_ci			marvell,function = "gpio";
18262306a36Sopenharmony_ci		};
18362306a36Sopenharmony_ci		cp1_sfp_pins: sfp-pins {
18462306a36Sopenharmony_ci			marvell,pins = "mpp8", "mpp9", "mpp10", "mpp11";
18562306a36Sopenharmony_ci			marvell,function = "gpio";
18662306a36Sopenharmony_ci		};
18762306a36Sopenharmony_ci		cp1_pcie_reset_pins: cp1-pcie-reset-pins {
18862306a36Sopenharmony_ci			marvell,pins = "mpp0";
18962306a36Sopenharmony_ci			marvell,function = "gpio";
19062306a36Sopenharmony_ci		};
19162306a36Sopenharmony_ci	};
19262306a36Sopenharmony_ci};
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci/* CON58 */
19562306a36Sopenharmony_ci&cp1_utmi {
19662306a36Sopenharmony_ci	status = "okay";
19762306a36Sopenharmony_ci};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci&cp1_usb3_1 {
20062306a36Sopenharmony_ci	status = "okay";
20162306a36Sopenharmony_ci	usb-phy = <&cp1_usb3_0_phy0>;
20262306a36Sopenharmony_ci	/* Generic PHY, providing serdes lanes */
20362306a36Sopenharmony_ci	phys = <&cp1_comphy3 1>, <&cp1_utmi1>;
20462306a36Sopenharmony_ci	phy-names = "usb", "utmi";
20562306a36Sopenharmony_ci	dr_mode = "host";
20662306a36Sopenharmony_ci};
207