162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2020, Intel Corporation. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Device tree describing Keem Bay SoC. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci/ { 1162306a36Sopenharmony_ci interrupt-parent = <&gic>; 1262306a36Sopenharmony_ci #address-cells = <2>; 1362306a36Sopenharmony_ci #size-cells = <2>; 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci cpus { 1662306a36Sopenharmony_ci #address-cells = <1>; 1762306a36Sopenharmony_ci #size-cells = <0>; 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci cpu@0 { 2062306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 2162306a36Sopenharmony_ci device_type = "cpu"; 2262306a36Sopenharmony_ci reg = <0x0>; 2362306a36Sopenharmony_ci enable-method = "psci"; 2462306a36Sopenharmony_ci }; 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci cpu@1 { 2762306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 2862306a36Sopenharmony_ci device_type = "cpu"; 2962306a36Sopenharmony_ci reg = <0x1>; 3062306a36Sopenharmony_ci enable-method = "psci"; 3162306a36Sopenharmony_ci }; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci cpu@2 { 3462306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 3562306a36Sopenharmony_ci device_type = "cpu"; 3662306a36Sopenharmony_ci reg = <0x2>; 3762306a36Sopenharmony_ci enable-method = "psci"; 3862306a36Sopenharmony_ci }; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci cpu@3 { 4162306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 4262306a36Sopenharmony_ci device_type = "cpu"; 4362306a36Sopenharmony_ci reg = <0x3>; 4462306a36Sopenharmony_ci enable-method = "psci"; 4562306a36Sopenharmony_ci }; 4662306a36Sopenharmony_ci }; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci psci { 4962306a36Sopenharmony_ci compatible = "arm,psci-0.2"; 5062306a36Sopenharmony_ci method = "smc"; 5162306a36Sopenharmony_ci }; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci gic: interrupt-controller@20500000 { 5462306a36Sopenharmony_ci compatible = "arm,gic-v3"; 5562306a36Sopenharmony_ci interrupt-controller; 5662306a36Sopenharmony_ci #interrupt-cells = <3>; 5762306a36Sopenharmony_ci reg = <0x0 0x20500000 0x0 0x20000>, /* GICD */ 5862306a36Sopenharmony_ci <0x0 0x20580000 0x0 0x80000>; /* GICR */ 5962306a36Sopenharmony_ci /* VGIC maintenance interrupt */ 6062306a36Sopenharmony_ci interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 6162306a36Sopenharmony_ci }; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci timer { 6462306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 6562306a36Sopenharmony_ci /* Secure, non-secure, virtual, and hypervisor */ 6662306a36Sopenharmony_ci interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>, 6762306a36Sopenharmony_ci <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH>, 6862306a36Sopenharmony_ci <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>, 6962306a36Sopenharmony_ci <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH>; 7062306a36Sopenharmony_ci }; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci pmu { 7362306a36Sopenharmony_ci compatible = "arm,armv8-pmuv3"; 7462306a36Sopenharmony_ci interrupts = <GIC_PPI 0x7 IRQ_TYPE_LEVEL_HIGH>; 7562306a36Sopenharmony_ci }; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci soc { 7862306a36Sopenharmony_ci compatible = "simple-bus"; 7962306a36Sopenharmony_ci #address-cells = <2>; 8062306a36Sopenharmony_ci #size-cells = <2>; 8162306a36Sopenharmony_ci ranges; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci uart0: serial@20150000 { 8462306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 8562306a36Sopenharmony_ci reg = <0x0 0x20150000 0x0 0x100>; 8662306a36Sopenharmony_ci interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 8762306a36Sopenharmony_ci clock-frequency = <24000000>; 8862306a36Sopenharmony_ci reg-shift = <2>; 8962306a36Sopenharmony_ci reg-io-width = <4>; 9062306a36Sopenharmony_ci status = "disabled"; 9162306a36Sopenharmony_ci }; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci uart1: serial@20160000 { 9462306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 9562306a36Sopenharmony_ci reg = <0x0 0x20160000 0x0 0x100>; 9662306a36Sopenharmony_ci interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 9762306a36Sopenharmony_ci clock-frequency = <24000000>; 9862306a36Sopenharmony_ci reg-shift = <2>; 9962306a36Sopenharmony_ci reg-io-width = <4>; 10062306a36Sopenharmony_ci status = "disabled"; 10162306a36Sopenharmony_ci }; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci uart2: serial@20170000 { 10462306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 10562306a36Sopenharmony_ci reg = <0x0 0x20170000 0x0 0x100>; 10662306a36Sopenharmony_ci interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 10762306a36Sopenharmony_ci clock-frequency = <24000000>; 10862306a36Sopenharmony_ci reg-shift = <2>; 10962306a36Sopenharmony_ci reg-io-width = <4>; 11062306a36Sopenharmony_ci status = "disabled"; 11162306a36Sopenharmony_ci }; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci uart3: serial@20180000 { 11462306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 11562306a36Sopenharmony_ci reg = <0x0 0x20180000 0x0 0x100>; 11662306a36Sopenharmony_ci interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 11762306a36Sopenharmony_ci clock-frequency = <24000000>; 11862306a36Sopenharmony_ci reg-shift = <2>; 11962306a36Sopenharmony_ci reg-io-width = <4>; 12062306a36Sopenharmony_ci status = "disabled"; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci }; 12362306a36Sopenharmony_ci}; 124