162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2015-2016 Freescale Semiconductor, Inc.
462306a36Sopenharmony_ci * Copyright 2016-2018 NXP
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci/memreserve/ 0x80000000 0x00010000;
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci/ {
1262306a36Sopenharmony_ci	compatible = "fsl,s32v234";
1362306a36Sopenharmony_ci	interrupt-parent = <&gic>;
1462306a36Sopenharmony_ci	#address-cells = <2>;
1562306a36Sopenharmony_ci	#size-cells = <2>;
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci	aliases {
1862306a36Sopenharmony_ci		serial0 = &uart0;
1962306a36Sopenharmony_ci		serial1 = &uart1;
2062306a36Sopenharmony_ci	};
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci	cpus {
2362306a36Sopenharmony_ci		#address-cells = <2>;
2462306a36Sopenharmony_ci		#size-cells = <0>;
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci		cpu0: cpu@0 {
2762306a36Sopenharmony_ci			device_type = "cpu";
2862306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
2962306a36Sopenharmony_ci			reg = <0x0 0x0>;
3062306a36Sopenharmony_ci			enable-method = "spin-table";
3162306a36Sopenharmony_ci			cpu-release-addr = <0x0 0x80000000>;
3262306a36Sopenharmony_ci			next-level-cache = <&cluster0_l2_cache>;
3362306a36Sopenharmony_ci		};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci		cpu1: cpu@1 {
3662306a36Sopenharmony_ci			device_type = "cpu";
3762306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
3862306a36Sopenharmony_ci			reg = <0x0 0x1>;
3962306a36Sopenharmony_ci			enable-method = "spin-table";
4062306a36Sopenharmony_ci			cpu-release-addr = <0x0 0x80000000>;
4162306a36Sopenharmony_ci			next-level-cache = <&cluster0_l2_cache>;
4262306a36Sopenharmony_ci		};
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci		cpu2: cpu@100 {
4562306a36Sopenharmony_ci			device_type = "cpu";
4662306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
4762306a36Sopenharmony_ci			reg = <0x0 0x100>;
4862306a36Sopenharmony_ci			enable-method = "spin-table";
4962306a36Sopenharmony_ci			cpu-release-addr = <0x0 0x80000000>;
5062306a36Sopenharmony_ci			next-level-cache = <&cluster1_l2_cache>;
5162306a36Sopenharmony_ci		};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci		cpu3: cpu@101 {
5462306a36Sopenharmony_ci			device_type = "cpu";
5562306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
5662306a36Sopenharmony_ci			reg = <0x0 0x101>;
5762306a36Sopenharmony_ci			enable-method = "spin-table";
5862306a36Sopenharmony_ci			cpu-release-addr = <0x0 0x80000000>;
5962306a36Sopenharmony_ci			next-level-cache = <&cluster1_l2_cache>;
6062306a36Sopenharmony_ci		};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci		cluster0_l2_cache: l2-cache0 {
6362306a36Sopenharmony_ci			compatible = "cache";
6462306a36Sopenharmony_ci			cache-level = <2>;
6562306a36Sopenharmony_ci			cache-unified;
6662306a36Sopenharmony_ci		};
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci		cluster1_l2_cache: l2-cache1 {
6962306a36Sopenharmony_ci			compatible = "cache";
7062306a36Sopenharmony_ci			cache-level = <2>;
7162306a36Sopenharmony_ci			cache-unified;
7262306a36Sopenharmony_ci		};
7362306a36Sopenharmony_ci	};
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	timer {
7662306a36Sopenharmony_ci		compatible = "arm,armv8-timer";
7762306a36Sopenharmony_ci		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) |
7862306a36Sopenharmony_ci					  IRQ_TYPE_LEVEL_LOW)>,
7962306a36Sopenharmony_ci			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) |
8062306a36Sopenharmony_ci					  IRQ_TYPE_LEVEL_LOW)>,
8162306a36Sopenharmony_ci			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) |
8262306a36Sopenharmony_ci					  IRQ_TYPE_LEVEL_LOW)>,
8362306a36Sopenharmony_ci			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) |
8462306a36Sopenharmony_ci					  IRQ_TYPE_LEVEL_LOW)>;
8562306a36Sopenharmony_ci		/* clock-frequency might be modified by u-boot, depending on the
8662306a36Sopenharmony_ci		 * chip version.
8762306a36Sopenharmony_ci		 */
8862306a36Sopenharmony_ci		clock-frequency = <10000000>;
8962306a36Sopenharmony_ci	};
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci	gic: interrupt-controller@7d001000 {
9262306a36Sopenharmony_ci		compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
9362306a36Sopenharmony_ci		#interrupt-cells = <3>;
9462306a36Sopenharmony_ci		#address-cells = <0>;
9562306a36Sopenharmony_ci		interrupt-controller;
9662306a36Sopenharmony_ci		reg = <0 0x7d001000 0 0x1000>,
9762306a36Sopenharmony_ci		      <0 0x7d002000 0 0x2000>,
9862306a36Sopenharmony_ci		      <0 0x7d004000 0 0x2000>,
9962306a36Sopenharmony_ci		      <0 0x7d006000 0 0x2000>;
10062306a36Sopenharmony_ci		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) |
10162306a36Sopenharmony_ci					 IRQ_TYPE_LEVEL_HIGH)>;
10262306a36Sopenharmony_ci	};
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	soc {
10562306a36Sopenharmony_ci		#address-cells = <2>;
10662306a36Sopenharmony_ci		#size-cells = <2>;
10762306a36Sopenharmony_ci		compatible = "simple-bus";
10862306a36Sopenharmony_ci		interrupt-parent = <&gic>;
10962306a36Sopenharmony_ci		ranges;
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci		aips0: bus@40000000 {
11262306a36Sopenharmony_ci			compatible = "simple-bus";
11362306a36Sopenharmony_ci			#address-cells = <2>;
11462306a36Sopenharmony_ci			#size-cells = <2>;
11562306a36Sopenharmony_ci			interrupt-parent = <&gic>;
11662306a36Sopenharmony_ci			reg = <0x0 0x40000000 0x0 0x7d000>;
11762306a36Sopenharmony_ci			ranges;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci			uart0: serial@40053000 {
12062306a36Sopenharmony_ci				compatible = "fsl,s32v234-linflexuart";
12162306a36Sopenharmony_ci				reg = <0x0 0x40053000 0x0 0x1000>;
12262306a36Sopenharmony_ci				interrupts = <GIC_SPI 59 IRQ_TYPE_EDGE_RISING>;
12362306a36Sopenharmony_ci				status = "disabled";
12462306a36Sopenharmony_ci			};
12562306a36Sopenharmony_ci		};
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci		aips1: bus@40080000 {
12862306a36Sopenharmony_ci			compatible = "simple-bus";
12962306a36Sopenharmony_ci			#address-cells = <2>;
13062306a36Sopenharmony_ci			#size-cells = <2>;
13162306a36Sopenharmony_ci			interrupt-parent = <&gic>;
13262306a36Sopenharmony_ci			reg = <0x0 0x40080000 0x0 0x70000>;
13362306a36Sopenharmony_ci			ranges;
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci			uart1: serial@400bc000 {
13662306a36Sopenharmony_ci				compatible = "fsl,s32v234-linflexuart";
13762306a36Sopenharmony_ci				reg = <0x0 0x400bc000 0x0 0x1000>;
13862306a36Sopenharmony_ci				interrupts = <GIC_SPI 60 IRQ_TYPE_EDGE_RISING>;
13962306a36Sopenharmony_ci				status = "disabled";
14062306a36Sopenharmony_ci			};
14162306a36Sopenharmony_ci		};
14262306a36Sopenharmony_ci	};
14362306a36Sopenharmony_ci};
144