162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later OR MIT 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * NXP S32G2 SoC family 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2021 SUSE LLC 662306a36Sopenharmony_ci * Copyright (c) 2017-2021 NXP 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci/ { 1262306a36Sopenharmony_ci compatible = "nxp,s32g2"; 1362306a36Sopenharmony_ci interrupt-parent = <&gic>; 1462306a36Sopenharmony_ci #address-cells = <2>; 1562306a36Sopenharmony_ci #size-cells = <2>; 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci cpus { 1862306a36Sopenharmony_ci #address-cells = <1>; 1962306a36Sopenharmony_ci #size-cells = <0>; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci cpu0: cpu@0 { 2262306a36Sopenharmony_ci device_type = "cpu"; 2362306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 2462306a36Sopenharmony_ci reg = <0x0>; 2562306a36Sopenharmony_ci enable-method = "psci"; 2662306a36Sopenharmony_ci next-level-cache = <&cluster0_l2>; 2762306a36Sopenharmony_ci }; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci cpu1: cpu@1 { 3062306a36Sopenharmony_ci device_type = "cpu"; 3162306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 3262306a36Sopenharmony_ci reg = <0x1>; 3362306a36Sopenharmony_ci enable-method = "psci"; 3462306a36Sopenharmony_ci next-level-cache = <&cluster0_l2>; 3562306a36Sopenharmony_ci }; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci cpu2: cpu@100 { 3862306a36Sopenharmony_ci device_type = "cpu"; 3962306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 4062306a36Sopenharmony_ci reg = <0x100>; 4162306a36Sopenharmony_ci enable-method = "psci"; 4262306a36Sopenharmony_ci next-level-cache = <&cluster1_l2>; 4362306a36Sopenharmony_ci }; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci cpu3: cpu@101 { 4662306a36Sopenharmony_ci device_type = "cpu"; 4762306a36Sopenharmony_ci compatible = "arm,cortex-a53"; 4862306a36Sopenharmony_ci reg = <0x101>; 4962306a36Sopenharmony_ci enable-method = "psci"; 5062306a36Sopenharmony_ci next-level-cache = <&cluster1_l2>; 5162306a36Sopenharmony_ci }; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci cluster0_l2: l2-cache0 { 5462306a36Sopenharmony_ci compatible = "cache"; 5562306a36Sopenharmony_ci cache-level = <2>; 5662306a36Sopenharmony_ci cache-unified; 5762306a36Sopenharmony_ci }; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci cluster1_l2: l2-cache1 { 6062306a36Sopenharmony_ci compatible = "cache"; 6162306a36Sopenharmony_ci cache-level = <2>; 6262306a36Sopenharmony_ci cache-unified; 6362306a36Sopenharmony_ci }; 6462306a36Sopenharmony_ci }; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci pmu { 6762306a36Sopenharmony_ci compatible = "arm,cortex-a53-pmu"; 6862306a36Sopenharmony_ci interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>; 6962306a36Sopenharmony_ci }; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci timer { 7262306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 7362306a36Sopenharmony_ci interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, 7462306a36Sopenharmony_ci <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, 7562306a36Sopenharmony_ci <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, 7662306a36Sopenharmony_ci <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; 7762306a36Sopenharmony_ci }; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci firmware { 8062306a36Sopenharmony_ci psci { 8162306a36Sopenharmony_ci compatible = "arm,psci-1.0"; 8262306a36Sopenharmony_ci method = "smc"; 8362306a36Sopenharmony_ci }; 8462306a36Sopenharmony_ci }; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci soc@0 { 8762306a36Sopenharmony_ci compatible = "simple-bus"; 8862306a36Sopenharmony_ci #address-cells = <1>; 8962306a36Sopenharmony_ci #size-cells = <1>; 9062306a36Sopenharmony_ci ranges = <0 0 0 0x80000000>; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci uart0: serial@401c8000 { 9362306a36Sopenharmony_ci compatible = "nxp,s32g2-linflexuart", 9462306a36Sopenharmony_ci "fsl,s32v234-linflexuart"; 9562306a36Sopenharmony_ci reg = <0x401c8000 0x3000>; 9662306a36Sopenharmony_ci interrupts = <GIC_SPI 82 IRQ_TYPE_EDGE_RISING>; 9762306a36Sopenharmony_ci status = "disabled"; 9862306a36Sopenharmony_ci }; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci uart1: serial@401cc000 { 10162306a36Sopenharmony_ci compatible = "nxp,s32g2-linflexuart", 10262306a36Sopenharmony_ci "fsl,s32v234-linflexuart"; 10362306a36Sopenharmony_ci reg = <0x401cc000 0x3000>; 10462306a36Sopenharmony_ci interrupts = <GIC_SPI 83 IRQ_TYPE_EDGE_RISING>; 10562306a36Sopenharmony_ci status = "disabled"; 10662306a36Sopenharmony_ci }; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci uart2: serial@402bc000 { 10962306a36Sopenharmony_ci compatible = "nxp,s32g2-linflexuart", 11062306a36Sopenharmony_ci "fsl,s32v234-linflexuart"; 11162306a36Sopenharmony_ci reg = <0x402bc000 0x3000>; 11262306a36Sopenharmony_ci interrupts = <GIC_SPI 84 IRQ_TYPE_EDGE_RISING>; 11362306a36Sopenharmony_ci status = "disabled"; 11462306a36Sopenharmony_ci }; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci gic: interrupt-controller@50800000 { 11762306a36Sopenharmony_ci compatible = "arm,gic-v3"; 11862306a36Sopenharmony_ci reg = <0x50800000 0x10000>, 11962306a36Sopenharmony_ci <0x50880000 0x80000>, 12062306a36Sopenharmony_ci <0x50400000 0x2000>, 12162306a36Sopenharmony_ci <0x50410000 0x2000>, 12262306a36Sopenharmony_ci <0x50420000 0x2000>; 12362306a36Sopenharmony_ci interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 12462306a36Sopenharmony_ci interrupt-controller; 12562306a36Sopenharmony_ci #interrupt-cells = <3>; 12662306a36Sopenharmony_ci }; 12762306a36Sopenharmony_ci }; 12862306a36Sopenharmony_ci}; 129