162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2021 NXP 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci/dts-v1/; 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include "imx8ulp.dtsi" 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci/ { 1162306a36Sopenharmony_ci model = "NXP i.MX8ULP EVK"; 1262306a36Sopenharmony_ci compatible = "fsl,imx8ulp-evk", "fsl,imx8ulp"; 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci chosen { 1562306a36Sopenharmony_ci stdout-path = &lpuart5; 1662306a36Sopenharmony_ci }; 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci memory@80000000 { 1962306a36Sopenharmony_ci device_type = "memory"; 2062306a36Sopenharmony_ci reg = <0x0 0x80000000 0 0x80000000>; 2162306a36Sopenharmony_ci }; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci reserved-memory { 2462306a36Sopenharmony_ci #address-cells = <2>; 2562306a36Sopenharmony_ci #size-cells = <2>; 2662306a36Sopenharmony_ci ranges; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci linux,cma { 2962306a36Sopenharmony_ci compatible = "shared-dma-pool"; 3062306a36Sopenharmony_ci reusable; 3162306a36Sopenharmony_ci size = <0 0x28000000>; 3262306a36Sopenharmony_ci linux,cma-default; 3362306a36Sopenharmony_ci }; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci m33_reserved: noncacheable-section@a8600000 { 3662306a36Sopenharmony_ci reg = <0 0xa8600000 0 0x1000000>; 3762306a36Sopenharmony_ci no-map; 3862306a36Sopenharmony_ci }; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci rsc_table: rsc-table@1fff8000{ 4162306a36Sopenharmony_ci reg = <0 0x1fff8000 0 0x1000>; 4262306a36Sopenharmony_ci no-map; 4362306a36Sopenharmony_ci }; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci vdev0vring0: vdev0vring0@aff00000 { 4662306a36Sopenharmony_ci reg = <0 0xaff00000 0 0x8000>; 4762306a36Sopenharmony_ci no-map; 4862306a36Sopenharmony_ci }; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci vdev0vring1: vdev0vring1@aff08000 { 5162306a36Sopenharmony_ci reg = <0 0xaff08000 0 0x8000>; 5262306a36Sopenharmony_ci no-map; 5362306a36Sopenharmony_ci }; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci vdev1vring0: vdev1vring0@aff10000 { 5662306a36Sopenharmony_ci reg = <0 0xaff10000 0 0x8000>; 5762306a36Sopenharmony_ci no-map; 5862306a36Sopenharmony_ci }; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci vdev1vring1: vdev1vring1@aff18000 { 6162306a36Sopenharmony_ci reg = <0 0xaff18000 0 0x8000>; 6262306a36Sopenharmony_ci no-map; 6362306a36Sopenharmony_ci }; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci vdevbuffer: vdevbuffer@a8400000 { 6662306a36Sopenharmony_ci compatible = "shared-dma-pool"; 6762306a36Sopenharmony_ci reg = <0 0xa8400000 0 0x100000>; 6862306a36Sopenharmony_ci no-map; 6962306a36Sopenharmony_ci }; 7062306a36Sopenharmony_ci }; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci clock_ext_rmii: clock-ext-rmii { 7362306a36Sopenharmony_ci compatible = "fixed-clock"; 7462306a36Sopenharmony_ci clock-frequency = <50000000>; 7562306a36Sopenharmony_ci clock-output-names = "ext_rmii_clk"; 7662306a36Sopenharmony_ci #clock-cells = <0>; 7762306a36Sopenharmony_ci }; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci clock_ext_ts: clock-ext-ts { 8062306a36Sopenharmony_ci compatible = "fixed-clock"; 8162306a36Sopenharmony_ci /* External ts clock is 50MHZ from PHY on EVK board. */ 8262306a36Sopenharmony_ci clock-frequency = <50000000>; 8362306a36Sopenharmony_ci clock-output-names = "ext_ts_clk"; 8462306a36Sopenharmony_ci #clock-cells = <0>; 8562306a36Sopenharmony_ci }; 8662306a36Sopenharmony_ci}; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci&cm33 { 8962306a36Sopenharmony_ci mbox-names = "tx", "rx", "rxdb"; 9062306a36Sopenharmony_ci mboxes = <&mu 0 1>, 9162306a36Sopenharmony_ci <&mu 1 1>, 9262306a36Sopenharmony_ci <&mu 3 1>; 9362306a36Sopenharmony_ci memory-region = <&vdevbuffer>, <&vdev0vring0>, <&vdev0vring1>, 9462306a36Sopenharmony_ci <&vdev1vring0>, <&vdev1vring1>, <&rsc_table>; 9562306a36Sopenharmony_ci status = "okay"; 9662306a36Sopenharmony_ci}; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci&flexspi2 { 9962306a36Sopenharmony_ci pinctrl-names = "default", "sleep"; 10062306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_flexspi2_ptd>; 10162306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_flexspi2_ptd>; 10262306a36Sopenharmony_ci status = "okay"; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci mx25uw51345gxdi00: flash@0 { 10562306a36Sopenharmony_ci compatible = "jedec,spi-nor"; 10662306a36Sopenharmony_ci reg = <0>; 10762306a36Sopenharmony_ci spi-max-frequency = <200000000>; 10862306a36Sopenharmony_ci spi-tx-bus-width = <8>; 10962306a36Sopenharmony_ci spi-rx-bus-width = <8>; 11062306a36Sopenharmony_ci }; 11162306a36Sopenharmony_ci}; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci&lpuart5 { 11462306a36Sopenharmony_ci /* console */ 11562306a36Sopenharmony_ci pinctrl-names = "default", "sleep"; 11662306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_lpuart5>; 11762306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_lpuart5>; 11862306a36Sopenharmony_ci status = "okay"; 11962306a36Sopenharmony_ci}; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci&lpi2c7 { 12262306a36Sopenharmony_ci #address-cells = <1>; 12362306a36Sopenharmony_ci #size-cells = <0>; 12462306a36Sopenharmony_ci clock-frequency = <400000>; 12562306a36Sopenharmony_ci pinctrl-names = "default", "sleep"; 12662306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_lpi2c7>; 12762306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_lpi2c7>; 12862306a36Sopenharmony_ci status = "okay"; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci pcal6408: gpio@21 { 13162306a36Sopenharmony_ci compatible = "nxp,pcal9554b"; 13262306a36Sopenharmony_ci reg = <0x21>; 13362306a36Sopenharmony_ci gpio-controller; 13462306a36Sopenharmony_ci #gpio-cells = <2>; 13562306a36Sopenharmony_ci }; 13662306a36Sopenharmony_ci}; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci&usdhc0 { 13962306a36Sopenharmony_ci pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep"; 14062306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_usdhc0>; 14162306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_usdhc0>; 14262306a36Sopenharmony_ci pinctrl-2 = <&pinctrl_usdhc0>; 14362306a36Sopenharmony_ci pinctrl-3 = <&pinctrl_usdhc0>; 14462306a36Sopenharmony_ci non-removable; 14562306a36Sopenharmony_ci bus-width = <8>; 14662306a36Sopenharmony_ci status = "okay"; 14762306a36Sopenharmony_ci}; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci&fec { 15062306a36Sopenharmony_ci pinctrl-names = "default", "sleep"; 15162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_enet>; 15262306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_enet>; 15362306a36Sopenharmony_ci clocks = <&cgc1 IMX8ULP_CLK_XBAR_DIVBUS>, 15462306a36Sopenharmony_ci <&pcc4 IMX8ULP_CLK_ENET>, 15562306a36Sopenharmony_ci <&cgc1 IMX8ULP_CLK_ENET_TS_SEL>, 15662306a36Sopenharmony_ci <&clock_ext_rmii>; 15762306a36Sopenharmony_ci clock-names = "ipg", "ahb", "ptp", "enet_clk_ref"; 15862306a36Sopenharmony_ci assigned-clocks = <&cgc1 IMX8ULP_CLK_ENET_TS_SEL>; 15962306a36Sopenharmony_ci assigned-clock-parents = <&clock_ext_ts>; 16062306a36Sopenharmony_ci phy-mode = "rmii"; 16162306a36Sopenharmony_ci phy-handle = <ðphy>; 16262306a36Sopenharmony_ci status = "okay"; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci mdio { 16562306a36Sopenharmony_ci #address-cells = <1>; 16662306a36Sopenharmony_ci #size-cells = <0>; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci ethphy: ethernet-phy@1 { 16962306a36Sopenharmony_ci reg = <1>; 17062306a36Sopenharmony_ci micrel,led-mode = <1>; 17162306a36Sopenharmony_ci }; 17262306a36Sopenharmony_ci }; 17362306a36Sopenharmony_ci}; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci&mu { 17662306a36Sopenharmony_ci status = "okay"; 17762306a36Sopenharmony_ci}; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci&iomuxc1 { 18062306a36Sopenharmony_ci pinctrl_enet: enetgrp { 18162306a36Sopenharmony_ci fsl,pins = < 18262306a36Sopenharmony_ci MX8ULP_PAD_PTE15__ENET0_MDC 0x43 18362306a36Sopenharmony_ci MX8ULP_PAD_PTE14__ENET0_MDIO 0x43 18462306a36Sopenharmony_ci MX8ULP_PAD_PTE17__ENET0_RXER 0x43 18562306a36Sopenharmony_ci MX8ULP_PAD_PTE18__ENET0_CRS_DV 0x43 18662306a36Sopenharmony_ci MX8ULP_PAD_PTF1__ENET0_RXD0 0x43 18762306a36Sopenharmony_ci MX8ULP_PAD_PTE20__ENET0_RXD1 0x43 18862306a36Sopenharmony_ci MX8ULP_PAD_PTE16__ENET0_TXEN 0x43 18962306a36Sopenharmony_ci MX8ULP_PAD_PTE23__ENET0_TXD0 0x43 19062306a36Sopenharmony_ci MX8ULP_PAD_PTE22__ENET0_TXD1 0x43 19162306a36Sopenharmony_ci MX8ULP_PAD_PTE19__ENET0_REFCLK 0x43 19262306a36Sopenharmony_ci MX8ULP_PAD_PTF10__ENET0_1588_CLKIN 0x43 19362306a36Sopenharmony_ci >; 19462306a36Sopenharmony_ci }; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci pinctrl_flexspi2_ptd: flexspi2ptdgrp { 19762306a36Sopenharmony_ci fsl,pins = < 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci MX8ULP_PAD_PTD12__FLEXSPI2_A_SS0_B 0x42 20062306a36Sopenharmony_ci MX8ULP_PAD_PTD13__FLEXSPI2_A_SCLK 0x42 20162306a36Sopenharmony_ci MX8ULP_PAD_PTD14__FLEXSPI2_A_DATA3 0x42 20262306a36Sopenharmony_ci MX8ULP_PAD_PTD15__FLEXSPI2_A_DATA2 0x42 20362306a36Sopenharmony_ci MX8ULP_PAD_PTD16__FLEXSPI2_A_DATA1 0x42 20462306a36Sopenharmony_ci MX8ULP_PAD_PTD17__FLEXSPI2_A_DATA0 0x42 20562306a36Sopenharmony_ci MX8ULP_PAD_PTD18__FLEXSPI2_A_DQS 0x42 20662306a36Sopenharmony_ci MX8ULP_PAD_PTD19__FLEXSPI2_A_DATA7 0x42 20762306a36Sopenharmony_ci MX8ULP_PAD_PTD20__FLEXSPI2_A_DATA6 0x42 20862306a36Sopenharmony_ci MX8ULP_PAD_PTD21__FLEXSPI2_A_DATA5 0x42 20962306a36Sopenharmony_ci MX8ULP_PAD_PTD22__FLEXSPI2_A_DATA4 0x42 21062306a36Sopenharmony_ci >; 21162306a36Sopenharmony_ci }; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci pinctrl_lpuart5: lpuart5grp { 21462306a36Sopenharmony_ci fsl,pins = < 21562306a36Sopenharmony_ci MX8ULP_PAD_PTF14__LPUART5_TX 0x3 21662306a36Sopenharmony_ci MX8ULP_PAD_PTF15__LPUART5_RX 0x3 21762306a36Sopenharmony_ci >; 21862306a36Sopenharmony_ci }; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci pinctrl_lpi2c7: lpi2c7grp { 22162306a36Sopenharmony_ci fsl,pins = < 22262306a36Sopenharmony_ci MX8ULP_PAD_PTE12__LPI2C7_SCL 0x20 22362306a36Sopenharmony_ci MX8ULP_PAD_PTE13__LPI2C7_SDA 0x20 22462306a36Sopenharmony_ci >; 22562306a36Sopenharmony_ci }; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci pinctrl_usdhc0: usdhc0grp { 22862306a36Sopenharmony_ci fsl,pins = < 22962306a36Sopenharmony_ci MX8ULP_PAD_PTD1__SDHC0_CMD 0x3 23062306a36Sopenharmony_ci MX8ULP_PAD_PTD2__SDHC0_CLK 0x10002 23162306a36Sopenharmony_ci MX8ULP_PAD_PTD10__SDHC0_D0 0x3 23262306a36Sopenharmony_ci MX8ULP_PAD_PTD9__SDHC0_D1 0x3 23362306a36Sopenharmony_ci MX8ULP_PAD_PTD8__SDHC0_D2 0x3 23462306a36Sopenharmony_ci MX8ULP_PAD_PTD7__SDHC0_D3 0x3 23562306a36Sopenharmony_ci MX8ULP_PAD_PTD6__SDHC0_D4 0x3 23662306a36Sopenharmony_ci MX8ULP_PAD_PTD5__SDHC0_D5 0x3 23762306a36Sopenharmony_ci MX8ULP_PAD_PTD4__SDHC0_D6 0x3 23862306a36Sopenharmony_ci MX8ULP_PAD_PTD3__SDHC0_D7 0x3 23962306a36Sopenharmony_ci MX8ULP_PAD_PTD11__SDHC0_DQS 0x10002 24062306a36Sopenharmony_ci >; 24162306a36Sopenharmony_ci }; 24262306a36Sopenharmony_ci}; 243