162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0-or-later OR MIT)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2019-2021 TQ-Systems GmbH
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include "imx8mq.dtsi"
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci/ {
962306a36Sopenharmony_ci	model = "TQ-Systems GmbH i.MX8MQ TQMa8MQ";
1062306a36Sopenharmony_ci	compatible = "tq,imx8mq-tqma8mq", "fsl,imx8mq";
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci	memory@40000000 {
1362306a36Sopenharmony_ci		device_type = "memory";
1462306a36Sopenharmony_ci		/*  our minimum RAM config will be 1024 MiB */
1562306a36Sopenharmony_ci		reg = <0x00000000 0x40000000 0 0x40000000>;
1662306a36Sopenharmony_ci	};
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci	/* e-MMC IO, needed for HS modes */
1962306a36Sopenharmony_ci	reg_vcc1v8: regulator-vcc1v8 {
2062306a36Sopenharmony_ci		compatible = "regulator-fixed";
2162306a36Sopenharmony_ci		regulator-name = "TQMA8MX_VCC1V8";
2262306a36Sopenharmony_ci		regulator-min-microvolt = <1800000>;
2362306a36Sopenharmony_ci		regulator-max-microvolt = <1800000>;
2462306a36Sopenharmony_ci	};
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci	reg_vcc3v3: regulator-vcc3v3 {
2762306a36Sopenharmony_ci		compatible = "regulator-fixed";
2862306a36Sopenharmony_ci		regulator-name = "TQMA8MX_VCC3V3";
2962306a36Sopenharmony_ci		regulator-min-microvolt = <3300000>;
3062306a36Sopenharmony_ci		regulator-max-microvolt = <3300000>;
3162306a36Sopenharmony_ci	};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci	reg_vdd_arm: regulator-vdd-arm {
3462306a36Sopenharmony_ci		compatible = "regulator-gpio";
3562306a36Sopenharmony_ci		pinctrl-names = "default";
3662306a36Sopenharmony_ci		pinctrl-0 = <&pinctrl_dvfs>;
3762306a36Sopenharmony_ci		regulator-min-microvolt = <900000>;
3862306a36Sopenharmony_ci		regulator-max-microvolt = <1000000>;
3962306a36Sopenharmony_ci		regulator-name = "TQMa8Mx_DVFS";
4062306a36Sopenharmony_ci		regulator-type = "voltage";
4162306a36Sopenharmony_ci		regulator-settling-time-us = <150000>;
4262306a36Sopenharmony_ci		gpios = <&gpio1 6 GPIO_ACTIVE_LOW>;
4362306a36Sopenharmony_ci		states = <900000 0x1 1000000 0x0>;
4462306a36Sopenharmony_ci	};
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci	reserved-memory {
4762306a36Sopenharmony_ci		#address-cells = <2>;
4862306a36Sopenharmony_ci		#size-cells = <2>;
4962306a36Sopenharmony_ci		ranges;
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci		/* global autoconfigured region for contiguous allocations */
5262306a36Sopenharmony_ci		linux,cma {
5362306a36Sopenharmony_ci			compatible = "shared-dma-pool";
5462306a36Sopenharmony_ci			reusable;
5562306a36Sopenharmony_ci			/* 640 MiB */
5662306a36Sopenharmony_ci			size = <0 0x28000000>;
5762306a36Sopenharmony_ci			/*  1024 - 128 MiB, our minimum RAM config will be 1024 MiB */
5862306a36Sopenharmony_ci			alloc-ranges = <0 0x40000000 0 0x78000000>;
5962306a36Sopenharmony_ci			linux,cma-default;
6062306a36Sopenharmony_ci		};
6162306a36Sopenharmony_ci	};
6262306a36Sopenharmony_ci};
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci&A53_0 {
6562306a36Sopenharmony_ci	cpu-supply = <&reg_vdd_arm>;
6662306a36Sopenharmony_ci};
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci&A53_1 {
6962306a36Sopenharmony_ci	cpu-supply = <&reg_vdd_arm>;
7062306a36Sopenharmony_ci};
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci&A53_2 {
7362306a36Sopenharmony_ci	cpu-supply = <&reg_vdd_arm>;
7462306a36Sopenharmony_ci};
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci&A53_3 {
7762306a36Sopenharmony_ci	cpu-supply = <&reg_vdd_arm>;
7862306a36Sopenharmony_ci};
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci&gpu {
8162306a36Sopenharmony_ci	status = "okay";
8262306a36Sopenharmony_ci};
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci&pgc_gpu {
8562306a36Sopenharmony_ci	power-supply = <&sw1a_reg>;
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci&pgc_vpu {
8962306a36Sopenharmony_ci	power-supply = <&sw1c_reg>;
9062306a36Sopenharmony_ci};
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci&i2c1 {
9362306a36Sopenharmony_ci	clock-frequency = <100000>;
9462306a36Sopenharmony_ci	pinctrl-names = "default", "gpio";
9562306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_i2c1>;
9662306a36Sopenharmony_ci	pinctrl-1 = <&pinctrl_i2c1_gpio>;
9762306a36Sopenharmony_ci	scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
9862306a36Sopenharmony_ci	sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
9962306a36Sopenharmony_ci	status = "okay";
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	pfuze100: pmic@8 {
10262306a36Sopenharmony_ci		compatible = "fsl,pfuze100";
10362306a36Sopenharmony_ci		fsl,pfuze-support-disable-sw;
10462306a36Sopenharmony_ci		reg = <0x8>;
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci		regulators {
10762306a36Sopenharmony_ci			/* VDD_GPU */
10862306a36Sopenharmony_ci			sw1a_reg: sw1ab {
10962306a36Sopenharmony_ci				regulator-min-microvolt = <825000>;
11062306a36Sopenharmony_ci				regulator-max-microvolt = <1100000>;
11162306a36Sopenharmony_ci			};
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci			/* VDD_VPU */
11462306a36Sopenharmony_ci			sw1c_reg: sw1c {
11562306a36Sopenharmony_ci				regulator-min-microvolt = <825000>;
11662306a36Sopenharmony_ci				regulator-max-microvolt = <1100000>;
11762306a36Sopenharmony_ci			};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci			/* NVCC_DRAM */
12062306a36Sopenharmony_ci			sw2_reg: sw2 {
12162306a36Sopenharmony_ci				regulator-min-microvolt = <1100000>;
12262306a36Sopenharmony_ci				regulator-max-microvolt = <1100000>;
12362306a36Sopenharmony_ci				regulator-always-on;
12462306a36Sopenharmony_ci			};
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci			/* VDD_DRAM */
12762306a36Sopenharmony_ci			sw3a_reg: sw3ab {
12862306a36Sopenharmony_ci				regulator-min-microvolt = <825000>;
12962306a36Sopenharmony_ci				regulator-max-microvolt = <1100000>;
13062306a36Sopenharmony_ci				regulator-always-on;
13162306a36Sopenharmony_ci			};
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci			/* 1.8 V for QSPI NOR, e-MMC IO, must not be changed */
13462306a36Sopenharmony_ci			nvcc_1v8_reg: sw4 {
13562306a36Sopenharmony_ci				regulator-min-microvolt = <1800000>;
13662306a36Sopenharmony_ci				regulator-max-microvolt = <1800000>;
13762306a36Sopenharmony_ci				regulator-always-on;
13862306a36Sopenharmony_ci			};
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci			swbst_reg: swbst {
14162306a36Sopenharmony_ci				regulator-min-microvolt = <5000000>;
14262306a36Sopenharmony_ci				regulator-max-microvolt = <5150000>;
14362306a36Sopenharmony_ci			};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci			snvs_reg: vsnvs {
14662306a36Sopenharmony_ci				regulator-min-microvolt = <1000000>;
14762306a36Sopenharmony_ci				regulator-max-microvolt = <3000000>;
14862306a36Sopenharmony_ci				regulator-always-on;
14962306a36Sopenharmony_ci			};
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci			vref_reg: vrefddr {
15262306a36Sopenharmony_ci				regulator-always-on;
15362306a36Sopenharmony_ci			};
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci			/* not used */
15662306a36Sopenharmony_ci			vgen1_reg: vgen1 {
15762306a36Sopenharmony_ci				regulator-min-microvolt = <800000>;
15862306a36Sopenharmony_ci				regulator-max-microvolt = <1550000>;
15962306a36Sopenharmony_ci			};
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci			/* VDD_PHY_0V9 */
16262306a36Sopenharmony_ci			vgen2_reg: vgen2 {
16362306a36Sopenharmony_ci				regulator-min-microvolt = <850000>;
16462306a36Sopenharmony_ci				regulator-max-microvolt = <975000>;
16562306a36Sopenharmony_ci				regulator-always-on;
16662306a36Sopenharmony_ci			};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci			/* VDD_PHY_1V8 */
16962306a36Sopenharmony_ci			vgen3_reg: vgen3 {
17062306a36Sopenharmony_ci				regulator-min-microvolt = <1675000>;
17162306a36Sopenharmony_ci				regulator-max-microvolt = <1975000>;
17262306a36Sopenharmony_ci				regulator-always-on;
17362306a36Sopenharmony_ci			};
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci			/* VDDA_1V8 */
17662306a36Sopenharmony_ci			vgen4_reg: vgen4 {
17762306a36Sopenharmony_ci				regulator-min-microvolt = <1625000>;
17862306a36Sopenharmony_ci				regulator-max-microvolt = <1875000>;
17962306a36Sopenharmony_ci				regulator-always-on;
18062306a36Sopenharmony_ci			};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci			/* VDD_PHY_3V3 */
18362306a36Sopenharmony_ci			vgen5_reg: vgen5 {
18462306a36Sopenharmony_ci				regulator-min-microvolt = <3075000>;
18562306a36Sopenharmony_ci				regulator-max-microvolt = <3625000>;
18662306a36Sopenharmony_ci				regulator-always-on;
18762306a36Sopenharmony_ci			};
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci			/* not used */
19062306a36Sopenharmony_ci			vgen6_reg: vgen6 {
19162306a36Sopenharmony_ci				regulator-min-microvolt = <1800000>;
19262306a36Sopenharmony_ci				regulator-max-microvolt = <3300000>;
19362306a36Sopenharmony_ci			};
19462306a36Sopenharmony_ci		};
19562306a36Sopenharmony_ci	};
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	sensor0: temperature-sensor@1b {
19862306a36Sopenharmony_ci		compatible = "nxp,se97b", "jedec,jc-42.4-temp";
19962306a36Sopenharmony_ci		reg = <0x1b>;
20062306a36Sopenharmony_ci	};
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	pcf85063: rtc@51 {
20362306a36Sopenharmony_ci		compatible = "nxp,pcf85063a";
20462306a36Sopenharmony_ci		reg = <0x51>;
20562306a36Sopenharmony_ci		pinctrl-names = "default";
20662306a36Sopenharmony_ci		pinctrl-0 = <&pinctrl_rtc>;
20762306a36Sopenharmony_ci		interrupt-parent = <&gpio1>;
20862306a36Sopenharmony_ci		interrupts = <1 IRQ_TYPE_EDGE_FALLING>;
20962306a36Sopenharmony_ci		quartz-load-femtofarads = <7000>;
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci		clock {
21262306a36Sopenharmony_ci			compatible = "fixed-clock";
21362306a36Sopenharmony_ci			#clock-cells = <0>;
21462306a36Sopenharmony_ci			clock-frequency = <32768>;
21562306a36Sopenharmony_ci		};
21662306a36Sopenharmony_ci	};
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	eeprom1: eeprom@53 {
21962306a36Sopenharmony_ci		compatible = "nxp,se97b", "atmel,24c02";
22062306a36Sopenharmony_ci		reg = <0x53>;
22162306a36Sopenharmony_ci		pagesize = <16>;
22262306a36Sopenharmony_ci		read-only;
22362306a36Sopenharmony_ci		vcc-supply = <&reg_vcc3v3>;
22462306a36Sopenharmony_ci	};
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	eeprom0: eeprom@57 {
22762306a36Sopenharmony_ci		compatible = "atmel,24c64";
22862306a36Sopenharmony_ci		reg = <0x57>;
22962306a36Sopenharmony_ci		pagesize = <32>;
23062306a36Sopenharmony_ci		vcc-supply = <&reg_vcc3v3>;
23162306a36Sopenharmony_ci	};
23262306a36Sopenharmony_ci};
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci&pcie0 {
23562306a36Sopenharmony_ci	/* 3.3V supply, only way to switch on internal 1.8V supply using GPR */
23662306a36Sopenharmony_ci	vph-supply = <&vgen5_reg>;
23762306a36Sopenharmony_ci};
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci&pcie1 {
24062306a36Sopenharmony_ci	/* 3.3V supply, only way to switch on internal 1.8V supply using GPR */
24162306a36Sopenharmony_ci	vph-supply = <&vgen5_reg>;
24262306a36Sopenharmony_ci};
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci&qspi0 {
24562306a36Sopenharmony_ci	pinctrl-names = "default";
24662306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_qspi>;
24762306a36Sopenharmony_ci	assigned-clocks = <&clk IMX8MQ_CLK_QSPI>;
24862306a36Sopenharmony_ci	assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_266M>;
24962306a36Sopenharmony_ci	status = "okay";
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	flash0: flash@0 {
25262306a36Sopenharmony_ci		compatible = "jedec,spi-nor";
25362306a36Sopenharmony_ci		reg = <0>;
25462306a36Sopenharmony_ci		#address-cells = <1>;
25562306a36Sopenharmony_ci		#size-cells = <1>;
25662306a36Sopenharmony_ci		spi-max-frequency = <84000000>;
25762306a36Sopenharmony_ci		spi-tx-bus-width = <1>;
25862306a36Sopenharmony_ci		spi-rx-bus-width = <4>;
25962306a36Sopenharmony_ci	};
26062306a36Sopenharmony_ci};
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci&usdhc1 {
26362306a36Sopenharmony_ci	pinctrl-names = "default", "state_100mhz", "state_200mhz";
26462306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_usdhc1>;
26562306a36Sopenharmony_ci	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
26662306a36Sopenharmony_ci	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
26762306a36Sopenharmony_ci	bus-width = <8>;
26862306a36Sopenharmony_ci	non-removable;
26962306a36Sopenharmony_ci	no-sd;
27062306a36Sopenharmony_ci	no-sdio;
27162306a36Sopenharmony_ci	vmmc-supply = <&reg_vcc3v3>;
27262306a36Sopenharmony_ci	vqmmc-supply = <&reg_vcc1v8>;
27362306a36Sopenharmony_ci	status = "okay";
27462306a36Sopenharmony_ci};
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci/* Attention: wdog reset forcing POR needs baseboard support */
27762306a36Sopenharmony_ci&wdog1 {
27862306a36Sopenharmony_ci	status = "okay";
27962306a36Sopenharmony_ci};
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci&iomuxc {
28262306a36Sopenharmony_ci	pinctrl_dvfs: dvfsgrp {
28362306a36Sopenharmony_ci		fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO06_GPIO1_IO6	0x16>;
28462306a36Sopenharmony_ci	};
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	pinctrl_i2c1: i2c1grp {
28762306a36Sopenharmony_ci		fsl,pins = <MX8MQ_IOMUXC_I2C1_SCL_I2C1_SCL		0x4000007f>,
28862306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_I2C1_SDA_I2C1_SDA		0x4000007f>;
28962306a36Sopenharmony_ci	};
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	pinctrl_i2c1_gpio: i2c1gpiogrp {
29262306a36Sopenharmony_ci		fsl,pins = <MX8MQ_IOMUXC_I2C1_SCL_GPIO5_IO14		0x40000074>,
29362306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_I2C1_SDA_GPIO5_IO15		0x40000074>;
29462306a36Sopenharmony_ci	};
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	pinctrl_qspi: qspigrp {
29762306a36Sopenharmony_ci		fsl,pins = <MX8MQ_IOMUXC_NAND_ALE_QSPI_A_SCLK		0x97>,
29862306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B	0x82>,
29962306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_NAND_DATA00_QSPI_A_DATA0	0x97>,
30062306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_NAND_DATA01_QSPI_A_DATA1	0x97>,
30162306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_NAND_DATA02_QSPI_A_DATA2	0x97>,
30262306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_NAND_DATA03_QSPI_A_DATA3	0x97>;
30362306a36Sopenharmony_ci	};
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	pinctrl_rtc: rtcgrp {
30662306a36Sopenharmony_ci		fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO01_GPIO1_IO1		0x41>;
30762306a36Sopenharmony_ci	};
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci	pinctrl_usdhc1: usdhc1grp {
31062306a36Sopenharmony_ci		fsl,pins = <MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK		0x83>,
31162306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD		0xc3>,
31262306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0		0xc3>,
31362306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1		0xc3>,
31462306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2		0xc3>,
31562306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3		0xc3>,
31662306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4		0xc3>,
31762306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5		0xc3>,
31862306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6		0xc3>,
31962306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7		0xc3>,
32062306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE	0x83>,
32162306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B	0xc1>;
32262306a36Sopenharmony_ci	};
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_ci	pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
32562306a36Sopenharmony_ci		fsl,pins = <MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK		0x85>,
32662306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD		0xc5>,
32762306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0		0xc5>,
32862306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1		0xc5>,
32962306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2		0xc5>,
33062306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3		0xc5>,
33162306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4		0xc5>,
33262306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5		0xc5>,
33362306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6		0xc5>,
33462306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7		0xc5>,
33562306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE	0x85>,
33662306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B	0xc1>;
33762306a36Sopenharmony_ci	};
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci	pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
34062306a36Sopenharmony_ci		fsl,pins = <MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK		0x87>,
34162306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD		0xc7>,
34262306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0		0xc7>,
34362306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1		0xc7>,
34462306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2		0xc7>,
34562306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3		0xc7>,
34662306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4		0xc7>,
34762306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5		0xc7>,
34862306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6		0xc7>,
34962306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7		0xc7>,
35062306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE	0x87>,
35162306a36Sopenharmony_ci			   <MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B	0xc1>;
35262306a36Sopenharmony_ci	};
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	pinctrl_wdog: wdoggrp {
35562306a36Sopenharmony_ci		fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B	0xc6>;
35662306a36Sopenharmony_ci	};
35762306a36Sopenharmony_ci};
358