162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Device Tree File for the Kontron pitx-imx8m board. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2021 Heiko Thiery <heiko.thiery@gmail.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci/dts-v1/; 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include "imx8mq.dtsi" 1162306a36Sopenharmony_ci#include <dt-bindings/net/ti-dp83867.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci/ { 1462306a36Sopenharmony_ci model = "Kontron pITX-imx8m"; 1562306a36Sopenharmony_ci compatible = "kontron,pitx-imx8m", "fsl,imx8mq"; 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci aliases { 1862306a36Sopenharmony_ci i2c0 = &i2c1; 1962306a36Sopenharmony_ci i2c1 = &i2c2; 2062306a36Sopenharmony_ci i2c2 = &i2c3; 2162306a36Sopenharmony_ci mmc0 = &usdhc1; 2262306a36Sopenharmony_ci mmc1 = &usdhc2; 2362306a36Sopenharmony_ci serial0 = &uart1; 2462306a36Sopenharmony_ci serial1 = &uart2; 2562306a36Sopenharmony_ci serial2 = &uart3; 2662306a36Sopenharmony_ci spi0 = &qspi0; 2762306a36Sopenharmony_ci spi1 = &ecspi2; 2862306a36Sopenharmony_ci }; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci chosen { 3162306a36Sopenharmony_ci stdout-path = "serial2:115200n8"; 3262306a36Sopenharmony_ci }; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci pcie0_refclk: pcie0-clock { 3562306a36Sopenharmony_ci compatible = "fixed-clock"; 3662306a36Sopenharmony_ci #clock-cells = <0>; 3762306a36Sopenharmony_ci clock-frequency = <100000000>; 3862306a36Sopenharmony_ci }; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci pcie1_refclk: pcie1-clock { 4162306a36Sopenharmony_ci compatible = "fixed-clock"; 4262306a36Sopenharmony_ci #clock-cells = <0>; 4362306a36Sopenharmony_ci clock-frequency = <100000000>; 4462306a36Sopenharmony_ci }; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci reg_usdhc2_vmmc: regulator-usdhc2-vmmc { 4762306a36Sopenharmony_ci compatible = "regulator-fixed"; 4862306a36Sopenharmony_ci pinctrl-names = "default"; 4962306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_reg_usdhc2>; 5062306a36Sopenharmony_ci regulator-name = "V_3V3_SD"; 5162306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 5262306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 5362306a36Sopenharmony_ci gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>; 5462306a36Sopenharmony_ci off-on-delay-us = <20000>; 5562306a36Sopenharmony_ci enable-active-high; 5662306a36Sopenharmony_ci }; 5762306a36Sopenharmony_ci}; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci&ecspi2 { 6062306a36Sopenharmony_ci #address-cells = <1>; 6162306a36Sopenharmony_ci #size-cells = <0>; 6262306a36Sopenharmony_ci pinctrl-names = "default"; 6362306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_ecspi2 &pinctrl_ecspi2_cs>; 6462306a36Sopenharmony_ci cs-gpios = <&gpio5 13 GPIO_ACTIVE_LOW>; 6562306a36Sopenharmony_ci status = "okay"; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci tpm@0 { 6862306a36Sopenharmony_ci compatible = "infineon,slb9670"; 6962306a36Sopenharmony_ci reg = <0>; 7062306a36Sopenharmony_ci spi-max-frequency = <43000000>; 7162306a36Sopenharmony_ci }; 7262306a36Sopenharmony_ci}; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci&fec1 { 7562306a36Sopenharmony_ci pinctrl-names = "default"; 7662306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_fec1>; 7762306a36Sopenharmony_ci phy-mode = "rgmii-id"; 7862306a36Sopenharmony_ci phy-handle = <ðphy0>; 7962306a36Sopenharmony_ci fsl,magic-packet; 8062306a36Sopenharmony_ci status = "okay"; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci mdio { 8362306a36Sopenharmony_ci #address-cells = <1>; 8462306a36Sopenharmony_ci #size-cells = <0>; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci ethphy0: ethernet-phy@0 { 8762306a36Sopenharmony_ci compatible = "ethernet-phy-ieee802.3-c22"; 8862306a36Sopenharmony_ci reg = <0>; 8962306a36Sopenharmony_ci ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>; 9062306a36Sopenharmony_ci ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_75_NS>; 9162306a36Sopenharmony_ci ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>; 9262306a36Sopenharmony_ci reset-gpios = <&gpio1 11 GPIO_ACTIVE_LOW>; 9362306a36Sopenharmony_ci reset-assert-us = <10>; 9462306a36Sopenharmony_ci reset-deassert-us = <280>; 9562306a36Sopenharmony_ci }; 9662306a36Sopenharmony_ci }; 9762306a36Sopenharmony_ci}; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci&i2c1 { 10062306a36Sopenharmony_ci clock-frequency = <400000>; 10162306a36Sopenharmony_ci pinctrl-names = "default"; 10262306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c1>; 10362306a36Sopenharmony_ci status = "okay"; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci pmic@8 { 10662306a36Sopenharmony_ci compatible = "fsl,pfuze100"; 10762306a36Sopenharmony_ci fsl,pfuze-support-disable-sw; 10862306a36Sopenharmony_ci reg = <0x8>; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci regulators { 11162306a36Sopenharmony_ci sw1a_reg: sw1ab { 11262306a36Sopenharmony_ci regulator-name = "V_0V9_GPU"; 11362306a36Sopenharmony_ci regulator-min-microvolt = <825000>; 11462306a36Sopenharmony_ci regulator-max-microvolt = <1100000>; 11562306a36Sopenharmony_ci }; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci sw1c_reg: sw1c { 11862306a36Sopenharmony_ci regulator-name = "V_0V9_VPU"; 11962306a36Sopenharmony_ci regulator-min-microvolt = <825000>; 12062306a36Sopenharmony_ci regulator-max-microvolt = <1100000>; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci sw2_reg: sw2 { 12462306a36Sopenharmony_ci regulator-name = "V_1V1_NVCC_DRAM"; 12562306a36Sopenharmony_ci regulator-min-microvolt = <1100000>; 12662306a36Sopenharmony_ci regulator-max-microvolt = <1100000>; 12762306a36Sopenharmony_ci regulator-always-on; 12862306a36Sopenharmony_ci }; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci sw3a_reg: sw3ab { 13162306a36Sopenharmony_ci regulator-name = "V_1V0_DRAM"; 13262306a36Sopenharmony_ci regulator-min-microvolt = <825000>; 13362306a36Sopenharmony_ci regulator-max-microvolt = <1100000>; 13462306a36Sopenharmony_ci regulator-always-on; 13562306a36Sopenharmony_ci }; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci sw4_reg: sw4 { 13862306a36Sopenharmony_ci regulator-name = "V_1V8_S0"; 13962306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 14062306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 14162306a36Sopenharmony_ci regulator-always-on; 14262306a36Sopenharmony_ci }; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci swbst_reg: swbst { 14562306a36Sopenharmony_ci regulator-name = "NC"; 14662306a36Sopenharmony_ci regulator-min-microvolt = <5000000>; 14762306a36Sopenharmony_ci regulator-max-microvolt = <5150000>; 14862306a36Sopenharmony_ci }; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci snvs_reg: vsnvs { 15162306a36Sopenharmony_ci regulator-name = "V_0V9_SNVS"; 15262306a36Sopenharmony_ci regulator-min-microvolt = <1000000>; 15362306a36Sopenharmony_ci regulator-max-microvolt = <3000000>; 15462306a36Sopenharmony_ci regulator-always-on; 15562306a36Sopenharmony_ci }; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci vref_reg: vrefddr { 15862306a36Sopenharmony_ci regulator-name = "V_0V55_VREF_DDR"; 15962306a36Sopenharmony_ci regulator-always-on; 16062306a36Sopenharmony_ci }; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci vgen1_reg: vgen1 { 16362306a36Sopenharmony_ci regulator-name = "V_1V5_CSI"; 16462306a36Sopenharmony_ci regulator-min-microvolt = <800000>; 16562306a36Sopenharmony_ci regulator-max-microvolt = <1550000>; 16662306a36Sopenharmony_ci }; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci vgen2_reg: vgen2 { 16962306a36Sopenharmony_ci regulator-name = "V_0V9_PHY"; 17062306a36Sopenharmony_ci regulator-min-microvolt = <850000>; 17162306a36Sopenharmony_ci regulator-max-microvolt = <975000>; 17262306a36Sopenharmony_ci regulator-always-on; 17362306a36Sopenharmony_ci }; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci vgen3_reg: vgen3 { 17662306a36Sopenharmony_ci regulator-name = "V_1V8_PHY"; 17762306a36Sopenharmony_ci regulator-min-microvolt = <1675000>; 17862306a36Sopenharmony_ci regulator-max-microvolt = <1975000>; 17962306a36Sopenharmony_ci regulator-always-on; 18062306a36Sopenharmony_ci }; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci vgen4_reg: vgen4 { 18362306a36Sopenharmony_ci regulator-name = "V_1V8_VDDA"; 18462306a36Sopenharmony_ci regulator-min-microvolt = <1625000>; 18562306a36Sopenharmony_ci regulator-max-microvolt = <1875000>; 18662306a36Sopenharmony_ci regulator-always-on; 18762306a36Sopenharmony_ci }; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci vgen5_reg: vgen5 { 19062306a36Sopenharmony_ci regulator-name = "V_3V3_PHY"; 19162306a36Sopenharmony_ci regulator-min-microvolt = <3075000>; 19262306a36Sopenharmony_ci regulator-max-microvolt = <3625000>; 19362306a36Sopenharmony_ci regulator-always-on; 19462306a36Sopenharmony_ci }; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci vgen6_reg: vgen6 { 19762306a36Sopenharmony_ci regulator-name = "V_2V8_CAM"; 19862306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 19962306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 20062306a36Sopenharmony_ci regulator-always-on; 20162306a36Sopenharmony_ci }; 20262306a36Sopenharmony_ci }; 20362306a36Sopenharmony_ci }; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci fan-controller@1b { 20662306a36Sopenharmony_ci compatible = "maxim,max6650"; 20762306a36Sopenharmony_ci reg = <0x1b>; 20862306a36Sopenharmony_ci maxim,fan-microvolt = <5000000>; 20962306a36Sopenharmony_ci }; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci rtc@32 { 21262306a36Sopenharmony_ci compatible = "microcrystal,rv8803"; 21362306a36Sopenharmony_ci reg = <0x32>; 21462306a36Sopenharmony_ci }; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci sensor@4b { 21762306a36Sopenharmony_ci compatible = "national,lm75b"; 21862306a36Sopenharmony_ci reg = <0x4b>; 21962306a36Sopenharmony_ci }; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci eeprom@51 { 22262306a36Sopenharmony_ci compatible = "atmel,24c32"; 22362306a36Sopenharmony_ci reg = <0x51>; 22462306a36Sopenharmony_ci pagesize = <32>; 22562306a36Sopenharmony_ci }; 22662306a36Sopenharmony_ci}; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci&i2c2 { 22962306a36Sopenharmony_ci clock-frequency = <100000>; 23062306a36Sopenharmony_ci pinctrl-names = "default"; 23162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c2>; 23262306a36Sopenharmony_ci status = "okay"; 23362306a36Sopenharmony_ci}; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci&i2c3 { 23662306a36Sopenharmony_ci clock-frequency = <100000>; 23762306a36Sopenharmony_ci pinctrl-names = "default"; 23862306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c3>; 23962306a36Sopenharmony_ci status = "okay"; 24062306a36Sopenharmony_ci}; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci/* M.2 B-key slot */ 24362306a36Sopenharmony_ci&pcie0 { 24462306a36Sopenharmony_ci pinctrl-names = "default"; 24562306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_pcie0>; 24662306a36Sopenharmony_ci reset-gpio = <&gpio1 9 GPIO_ACTIVE_LOW>; 24762306a36Sopenharmony_ci clocks = <&clk IMX8MQ_CLK_PCIE1_ROOT>, 24862306a36Sopenharmony_ci <&pcie0_refclk>, 24962306a36Sopenharmony_ci <&clk IMX8MQ_CLK_PCIE1_PHY>, 25062306a36Sopenharmony_ci <&clk IMX8MQ_CLK_PCIE1_AUX>; 25162306a36Sopenharmony_ci status = "okay"; 25262306a36Sopenharmony_ci}; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci/* Intel Ethernet Controller I210/I211 */ 25562306a36Sopenharmony_ci&pcie1 { 25662306a36Sopenharmony_ci clocks = <&clk IMX8MQ_CLK_PCIE2_ROOT>, 25762306a36Sopenharmony_ci <&pcie1_refclk>, 25862306a36Sopenharmony_ci <&clk IMX8MQ_CLK_PCIE2_PHY>, 25962306a36Sopenharmony_ci <&clk IMX8MQ_CLK_PCIE2_AUX>; 26062306a36Sopenharmony_ci fsl,max-link-speed = <1>; 26162306a36Sopenharmony_ci status = "okay"; 26262306a36Sopenharmony_ci}; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci&pgc_gpu { 26562306a36Sopenharmony_ci power-supply = <&sw1a_reg>; 26662306a36Sopenharmony_ci}; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci&pgc_vpu { 26962306a36Sopenharmony_ci power-supply = <&sw1c_reg>; 27062306a36Sopenharmony_ci}; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci&qspi0 { 27362306a36Sopenharmony_ci pinctrl-names = "default"; 27462306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_qspi>; 27562306a36Sopenharmony_ci status = "okay"; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci flash@0 { 27862306a36Sopenharmony_ci compatible = "jedec,spi-nor"; 27962306a36Sopenharmony_ci #address-cells = <1>; 28062306a36Sopenharmony_ci #size-cells = <1>; 28162306a36Sopenharmony_ci reg = <0>; 28262306a36Sopenharmony_ci spi-tx-bus-width = <1>; 28362306a36Sopenharmony_ci spi-rx-bus-width = <4>; 28462306a36Sopenharmony_ci m25p,fast-read; 28562306a36Sopenharmony_ci spi-max-frequency = <50000000>; 28662306a36Sopenharmony_ci }; 28762306a36Sopenharmony_ci}; 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci&snvs_pwrkey { 29062306a36Sopenharmony_ci status = "okay"; 29162306a36Sopenharmony_ci}; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci&uart1 { 29462306a36Sopenharmony_ci pinctrl-names = "default"; 29562306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart1>; 29662306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MQ_CLK_UART1>; 29762306a36Sopenharmony_ci assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_80M>; 29862306a36Sopenharmony_ci status = "okay"; 29962306a36Sopenharmony_ci}; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci&uart2 { 30262306a36Sopenharmony_ci pinctrl-names = "default"; 30362306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart2>; 30462306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MQ_CLK_UART2>; 30562306a36Sopenharmony_ci assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_80M>; 30662306a36Sopenharmony_ci status = "okay"; 30762306a36Sopenharmony_ci}; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci&uart3 { 31062306a36Sopenharmony_ci pinctrl-names = "default"; 31162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart3>; 31262306a36Sopenharmony_ci uart-has-rtscts; 31362306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MQ_CLK_UART3>; 31462306a36Sopenharmony_ci assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_80M>; 31562306a36Sopenharmony_ci status = "okay"; 31662306a36Sopenharmony_ci}; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci&usb3_phy0 { 31962306a36Sopenharmony_ci status = "okay"; 32062306a36Sopenharmony_ci}; 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci&usb3_phy1 { 32362306a36Sopenharmony_ci status = "okay"; 32462306a36Sopenharmony_ci}; 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci&usb_dwc3_0 { 32762306a36Sopenharmony_ci pinctrl-names = "default"; 32862306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_usb0>; 32962306a36Sopenharmony_ci dr_mode = "otg"; 33062306a36Sopenharmony_ci hnp-disable; 33162306a36Sopenharmony_ci srp-disable; 33262306a36Sopenharmony_ci adp-disable; 33362306a36Sopenharmony_ci maximum-speed = "high-speed"; 33462306a36Sopenharmony_ci status = "okay"; 33562306a36Sopenharmony_ci}; 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci&usb_dwc3_1 { 33862306a36Sopenharmony_ci dr_mode = "host"; 33962306a36Sopenharmony_ci status = "okay"; 34062306a36Sopenharmony_ci}; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci&usdhc1 { 34362306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MQ_CLK_USDHC1>; 34462306a36Sopenharmony_ci assigned-clock-rates = <400000000>; 34562306a36Sopenharmony_ci pinctrl-names = "default", "state_100mhz", "state_200mhz"; 34662306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_usdhc1>; 34762306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 34862306a36Sopenharmony_ci pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 34962306a36Sopenharmony_ci vqmmc-supply = <&sw4_reg>; 35062306a36Sopenharmony_ci bus-width = <8>; 35162306a36Sopenharmony_ci non-removable; 35262306a36Sopenharmony_ci no-sd; 35362306a36Sopenharmony_ci no-sdio; 35462306a36Sopenharmony_ci status = "okay"; 35562306a36Sopenharmony_ci}; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci&usdhc2 { 35862306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MQ_CLK_USDHC2>; 35962306a36Sopenharmony_ci assigned-clock-rates = <200000000>; 36062306a36Sopenharmony_ci pinctrl-names = "default", "state_100mhz", "state_200mhz"; 36162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; 36262306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>; 36362306a36Sopenharmony_ci pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>; 36462306a36Sopenharmony_ci bus-width = <4>; 36562306a36Sopenharmony_ci cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>; 36662306a36Sopenharmony_ci wp-gpios = <&gpio2 20 GPIO_ACTIVE_HIGH>; 36762306a36Sopenharmony_ci vmmc-supply = <®_usdhc2_vmmc>; 36862306a36Sopenharmony_ci status = "okay"; 36962306a36Sopenharmony_ci}; 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci&wdog1 { 37262306a36Sopenharmony_ci pinctrl-names = "default"; 37362306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_wdog>; 37462306a36Sopenharmony_ci fsl,ext-reset-output; 37562306a36Sopenharmony_ci status = "okay"; 37662306a36Sopenharmony_ci}; 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci&iomuxc { 37962306a36Sopenharmony_ci pinctrl-names = "default"; 38062306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_hog>; 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci pinctrl_hog: hoggrp { 38362306a36Sopenharmony_ci fsl,pins = < 38462306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_CE1_B_GPIO3_IO2 0x19 /* TPM Reset */ 38562306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_CE3_B_GPIO3_IO4 0x19 /* USB2 Hub Reset */ 38662306a36Sopenharmony_ci >; 38762306a36Sopenharmony_ci }; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci pinctrl_gpio: gpiogrp { 39062306a36Sopenharmony_ci fsl,pins = < 39162306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_CLE_GPIO3_IO5 0x19 /* GPIO0 */ 39262306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_RE_B_GPIO3_IO15 0x19 /* GPIO1 */ 39362306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_WE_B_GPIO3_IO17 0x19 /* GPIO2 */ 39462306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_WP_B_GPIO3_IO18 0x19 /* GPIO3 */ 39562306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_READY_B_GPIO3_IO16 0x19 /* GPIO4 */ 39662306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_DATA04_GPIO3_IO10 0x19 /* GPIO5 */ 39762306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_DATA05_GPIO3_IO11 0x19 /* GPIO6 */ 39862306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_DATA06_GPIO3_IO12 0x19 /* GPIO7 */ 39962306a36Sopenharmony_ci >; 40062306a36Sopenharmony_ci }; 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci pinctrl_pcie0: pcie0grp { 40362306a36Sopenharmony_ci fsl,pins = < 40462306a36Sopenharmony_ci MX8MQ_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x16 /* PCIE_PERST */ 40562306a36Sopenharmony_ci MX8MQ_IOMUXC_UART4_TXD_GPIO5_IO29 0x16 /* W_DISABLE */ 40662306a36Sopenharmony_ci >; 40762306a36Sopenharmony_ci }; 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci pinctrl_reg_usdhc2: regusdhc2gpiogrp { 41062306a36Sopenharmony_ci fsl,pins = < 41162306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_RESET_B_GPIO2_IO19 0x41 41262306a36Sopenharmony_ci >; 41362306a36Sopenharmony_ci }; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci pinctrl_fec1: fec1grp { 41662306a36Sopenharmony_ci fsl,pins = < 41762306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_MDC_ENET1_MDC 0x3 41862306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_MDIO_ENET1_MDIO 0x23 41962306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f 42062306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f 42162306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f 42262306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f 42362306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91 42462306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91 42562306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91 42662306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91 42762306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f 42862306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91 42962306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91 43062306a36Sopenharmony_ci MX8MQ_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f 43162306a36Sopenharmony_ci MX8MQ_IOMUXC_GPIO1_IO11_GPIO1_IO11 0x16 43262306a36Sopenharmony_ci MX8MQ_IOMUXC_GPIO1_IO15_GPIO1_IO15 0x16 43362306a36Sopenharmony_ci >; 43462306a36Sopenharmony_ci }; 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci pinctrl_i2c1: i2c1grp { 43762306a36Sopenharmony_ci fsl,pins = < 43862306a36Sopenharmony_ci MX8MQ_IOMUXC_I2C1_SCL_I2C1_SCL 0x4000007f 43962306a36Sopenharmony_ci MX8MQ_IOMUXC_I2C1_SDA_I2C1_SDA 0x4000007f 44062306a36Sopenharmony_ci >; 44162306a36Sopenharmony_ci }; 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci pinctrl_i2c2: i2c2grp { 44462306a36Sopenharmony_ci fsl,pins = < 44562306a36Sopenharmony_ci MX8MQ_IOMUXC_I2C2_SCL_I2C2_SCL 0x4000007f 44662306a36Sopenharmony_ci MX8MQ_IOMUXC_I2C2_SDA_I2C2_SDA 0x4000007f 44762306a36Sopenharmony_ci >; 44862306a36Sopenharmony_ci }; 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci pinctrl_i2c3: i2c3grp { 45162306a36Sopenharmony_ci fsl,pins = < 45262306a36Sopenharmony_ci MX8MQ_IOMUXC_I2C3_SCL_I2C3_SCL 0x4000007f 45362306a36Sopenharmony_ci MX8MQ_IOMUXC_I2C3_SDA_I2C3_SDA 0x4000007f 45462306a36Sopenharmony_ci >; 45562306a36Sopenharmony_ci }; 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_ci pinctrl_qspi: qspigrp { 45862306a36Sopenharmony_ci fsl,pins = < 45962306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_ALE_QSPI_A_SCLK 0x82 46062306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B 0x82 46162306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_DATA00_QSPI_A_DATA0 0x82 46262306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_DATA01_QSPI_A_DATA1 0x82 46362306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_DATA02_QSPI_A_DATA2 0x82 46462306a36Sopenharmony_ci MX8MQ_IOMUXC_NAND_DATA03_QSPI_A_DATA3 0x82 46562306a36Sopenharmony_ci >; 46662306a36Sopenharmony_ci }; 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci pinctrl_ecspi2: ecspi2grp { 46962306a36Sopenharmony_ci fsl,pins = < 47062306a36Sopenharmony_ci MX8MQ_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI 0x19 47162306a36Sopenharmony_ci MX8MQ_IOMUXC_ECSPI2_MISO_ECSPI2_MISO 0x19 47262306a36Sopenharmony_ci MX8MQ_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0x19 47362306a36Sopenharmony_ci >; 47462306a36Sopenharmony_ci }; 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci pinctrl_ecspi2_cs: ecspi2csgrp { 47762306a36Sopenharmony_ci fsl,pins = < 47862306a36Sopenharmony_ci MX8MQ_IOMUXC_ECSPI2_SS0_GPIO5_IO13 0x19 47962306a36Sopenharmony_ci >; 48062306a36Sopenharmony_ci }; 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci pinctrl_uart1: uart1grp { 48362306a36Sopenharmony_ci fsl,pins = < 48462306a36Sopenharmony_ci MX8MQ_IOMUXC_UART1_TXD_UART1_DCE_TX 0x49 48562306a36Sopenharmony_ci MX8MQ_IOMUXC_UART1_RXD_UART1_DCE_RX 0x49 48662306a36Sopenharmony_ci >; 48762306a36Sopenharmony_ci }; 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci pinctrl_uart2: uart2grp { 49062306a36Sopenharmony_ci fsl,pins = < 49162306a36Sopenharmony_ci MX8MQ_IOMUXC_UART2_TXD_UART2_DCE_TX 0x49 49262306a36Sopenharmony_ci MX8MQ_IOMUXC_UART2_RXD_UART2_DCE_RX 0x49 49362306a36Sopenharmony_ci >; 49462306a36Sopenharmony_ci }; 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci pinctrl_uart3: uart3grp { 49762306a36Sopenharmony_ci fsl,pins = < 49862306a36Sopenharmony_ci MX8MQ_IOMUXC_UART3_TXD_UART3_DCE_TX 0x49 49962306a36Sopenharmony_ci MX8MQ_IOMUXC_UART3_RXD_UART3_DCE_RX 0x49 50062306a36Sopenharmony_ci MX8MQ_IOMUXC_ECSPI1_SS0_UART3_DCE_RTS_B 0x49 50162306a36Sopenharmony_ci MX8MQ_IOMUXC_ECSPI1_MISO_UART3_DCE_CTS_B 0x49 50262306a36Sopenharmony_ci >; 50362306a36Sopenharmony_ci }; 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci pinctrl_usdhc1: usdhc1grp { 50662306a36Sopenharmony_ci fsl,pins = < 50762306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x83 50862306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xc3 50962306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xc3 51062306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xc3 51162306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xc3 51262306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xc3 51362306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xc3 51462306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xc3 51562306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xc3 51662306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xc3 51762306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x83 51862306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1 51962306a36Sopenharmony_ci >; 52062306a36Sopenharmony_ci }; 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci pinctrl_usdhc1_100mhz: usdhc1-100grp { 52362306a36Sopenharmony_ci fsl,pins = < 52462306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x8d 52562306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xcd 52662306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xcd 52762306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xcd 52862306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xcd 52962306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xcd 53062306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xcd 53162306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xcd 53262306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xcd 53362306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xcd 53462306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x8d 53562306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1 53662306a36Sopenharmony_ci >; 53762306a36Sopenharmony_ci }; 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci pinctrl_usdhc1_200mhz: usdhc1-200grp { 54062306a36Sopenharmony_ci fsl,pins = < 54162306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x9f 54262306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xdf 54362306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xdf 54462306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xdf 54562306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xdf 54662306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xdf 54762306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xdf 54862306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xdf 54962306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xdf 55062306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xdf 55162306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x9f 55262306a36Sopenharmony_ci MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1 55362306a36Sopenharmony_ci >; 55462306a36Sopenharmony_ci }; 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci pinctrl_usdhc2_gpio: usdhc2gpiogrp { 55762306a36Sopenharmony_ci fsl,pins = < 55862306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_CD_B_GPIO2_IO12 0x41 55962306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_WP_GPIO2_IO20 0x19 56062306a36Sopenharmony_ci >; 56162306a36Sopenharmony_ci }; 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci pinctrl_usdhc2: usdhc2grp { 56462306a36Sopenharmony_ci fsl,pins = < 56562306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x83 56662306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc3 56762306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc3 56862306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc3 56962306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc3 57062306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc3 57162306a36Sopenharmony_ci MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1 57262306a36Sopenharmony_ci >; 57362306a36Sopenharmony_ci }; 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ci pinctrl_usdhc2_100mhz: usdhc2-100grp { 57662306a36Sopenharmony_ci fsl,pins = < 57762306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x8d 57862306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xcd 57962306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xcd 58062306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xcd 58162306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xcd 58262306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xcd 58362306a36Sopenharmony_ci MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1 58462306a36Sopenharmony_ci >; 58562306a36Sopenharmony_ci }; 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci pinctrl_usdhc2_200mhz: usdhc2-200grp { 58862306a36Sopenharmony_ci fsl,pins = < 58962306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x9f 59062306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xdf 59162306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xdf 59262306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xdf 59362306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xdf 59462306a36Sopenharmony_ci MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xdf 59562306a36Sopenharmony_ci MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1 59662306a36Sopenharmony_ci >; 59762306a36Sopenharmony_ci }; 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci pinctrl_usb0: usb0grp { 60062306a36Sopenharmony_ci fsl,pins = < 60162306a36Sopenharmony_ci MX8MQ_IOMUXC_GPIO1_IO12_USB1_OTG_PWR 0x19 60262306a36Sopenharmony_ci MX8MQ_IOMUXC_GPIO1_IO13_USB1_OTG_OC 0x19 60362306a36Sopenharmony_ci >; 60462306a36Sopenharmony_ci }; 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_ci pinctrl_wdog: wdoggrp { 60762306a36Sopenharmony_ci fsl,pins = < 60862306a36Sopenharmony_ci MX8MQ_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6 60962306a36Sopenharmony_ci >; 61062306a36Sopenharmony_ci }; 61162306a36Sopenharmony_ci}; 612