162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2023 LogicPD, Inc. dba Beacon EmbeddedWorks 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci/ { 762306a36Sopenharmony_ci aliases { 862306a36Sopenharmony_ci rtc0 = &rtc; 962306a36Sopenharmony_ci rtc1 = &snvs_rtc; 1062306a36Sopenharmony_ci }; 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci memory@40000000 { 1362306a36Sopenharmony_ci device_type = "memory"; 1462306a36Sopenharmony_ci reg = <0x0 0x40000000 0 0xc0000000>, 1562306a36Sopenharmony_ci <0x1 0x00000000 0 0xc0000000>; 1662306a36Sopenharmony_ci }; 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci reg_wl_bt: regulator-wifi-bt { 1962306a36Sopenharmony_ci compatible = "regulator-fixed"; 2062306a36Sopenharmony_ci pinctrl-names = "default"; 2162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_reg_wl_bt>; 2262306a36Sopenharmony_ci regulator-name = "wl-bt-pow-dwn"; 2362306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 2462306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 2562306a36Sopenharmony_ci gpio = <&gpio2 6 GPIO_ACTIVE_LOW>; 2662306a36Sopenharmony_ci startup-delay-us = <70000>; 2762306a36Sopenharmony_ci regulator-always-on; 2862306a36Sopenharmony_ci }; 2962306a36Sopenharmony_ci}; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci&A53_0 { 3262306a36Sopenharmony_ci cpu-supply = <&buck2>; 3362306a36Sopenharmony_ci}; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci&A53_1 { 3662306a36Sopenharmony_ci cpu-supply = <&buck2>; 3762306a36Sopenharmony_ci}; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci&A53_2 { 4062306a36Sopenharmony_ci cpu-supply = <&buck2>; 4162306a36Sopenharmony_ci}; 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci&A53_3 { 4462306a36Sopenharmony_ci cpu-supply = <&buck2>; 4562306a36Sopenharmony_ci}; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci&eqos { 4862306a36Sopenharmony_ci pinctrl-names = "default"; 4962306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_eqos>; 5062306a36Sopenharmony_ci phy-mode = "rgmii-id"; 5162306a36Sopenharmony_ci phy-handle = <ðphy0>; 5262306a36Sopenharmony_ci snps,force_thresh_dma_mode; 5362306a36Sopenharmony_ci status = "okay"; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci mdio { 5662306a36Sopenharmony_ci compatible = "snps,dwmac-mdio"; 5762306a36Sopenharmony_ci #address-cells = <1>; 5862306a36Sopenharmony_ci #size-cells = <0>; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci ethphy0: ethernet-phy@3 { 6162306a36Sopenharmony_ci compatible = "ethernet-phy-id0022.1640", 6262306a36Sopenharmony_ci "ethernet-phy-ieee802.3-c22"; 6362306a36Sopenharmony_ci reg = <3>; 6462306a36Sopenharmony_ci reset-gpios = <&gpio4 10 GPIO_ACTIVE_LOW>; 6562306a36Sopenharmony_ci interrupt-parent = <&gpio1>; 6662306a36Sopenharmony_ci interrupts = <10 IRQ_TYPE_LEVEL_LOW>; 6762306a36Sopenharmony_ci }; 6862306a36Sopenharmony_ci }; 6962306a36Sopenharmony_ci}; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci&flexspi { 7262306a36Sopenharmony_ci pinctrl-names = "default"; 7362306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_flexspi0>; 7462306a36Sopenharmony_ci status = "okay"; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci flash0: flash@0 { 7762306a36Sopenharmony_ci compatible = "jedec,spi-nor"; 7862306a36Sopenharmony_ci reg = <0>; 7962306a36Sopenharmony_ci spi-max-frequency = <80000000>; 8062306a36Sopenharmony_ci spi-tx-bus-width = <1>; 8162306a36Sopenharmony_ci spi-rx-bus-width = <4>; 8262306a36Sopenharmony_ci }; 8362306a36Sopenharmony_ci}; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci&i2c1 { 8662306a36Sopenharmony_ci pinctrl-names = "default"; 8762306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c1>; 8862306a36Sopenharmony_ci clock-frequency = <384000>; 8962306a36Sopenharmony_ci status = "okay"; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci pmic@25 { 9262306a36Sopenharmony_ci compatible = "nxp,pca9450c"; 9362306a36Sopenharmony_ci reg = <0x25>; 9462306a36Sopenharmony_ci pinctrl-names = "default"; 9562306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_pmic>; 9662306a36Sopenharmony_ci interrupt-parent = <&gpio1>; 9762306a36Sopenharmony_ci interrupts = <3 IRQ_TYPE_LEVEL_LOW>; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci regulators { 10062306a36Sopenharmony_ci buck1: BUCK1 { 10162306a36Sopenharmony_ci regulator-name = "BUCK1"; 10262306a36Sopenharmony_ci regulator-min-microvolt = <600000>; 10362306a36Sopenharmony_ci regulator-max-microvolt = <2187500>; 10462306a36Sopenharmony_ci regulator-boot-on; 10562306a36Sopenharmony_ci regulator-always-on; 10662306a36Sopenharmony_ci regulator-ramp-delay = <3125>; 10762306a36Sopenharmony_ci }; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci buck2: BUCK2 { 11062306a36Sopenharmony_ci regulator-name = "BUCK2"; 11162306a36Sopenharmony_ci regulator-min-microvolt = <600000>; 11262306a36Sopenharmony_ci regulator-max-microvolt = <2187500>; 11362306a36Sopenharmony_ci regulator-boot-on; 11462306a36Sopenharmony_ci regulator-always-on; 11562306a36Sopenharmony_ci regulator-ramp-delay = <3125>; 11662306a36Sopenharmony_ci nxp,dvs-run-voltage = <950000>; 11762306a36Sopenharmony_ci nxp,dvs-standby-voltage = <850000>; 11862306a36Sopenharmony_ci }; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci buck4: BUCK4 { 12162306a36Sopenharmony_ci regulator-name = "BUCK4"; 12262306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 12362306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 12462306a36Sopenharmony_ci regulator-boot-on; 12562306a36Sopenharmony_ci regulator-always-on; 12662306a36Sopenharmony_ci }; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci buck5: BUCK5 { 12962306a36Sopenharmony_ci regulator-name = "BUCK5"; 13062306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 13162306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 13262306a36Sopenharmony_ci regulator-boot-on; 13362306a36Sopenharmony_ci regulator-always-on; 13462306a36Sopenharmony_ci }; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci buck6: BUCK6 { 13762306a36Sopenharmony_ci regulator-name = "BUCK6"; 13862306a36Sopenharmony_ci regulator-min-microvolt = <600000>; 13962306a36Sopenharmony_ci regulator-max-microvolt = <3400000>; 14062306a36Sopenharmony_ci regulator-boot-on; 14162306a36Sopenharmony_ci regulator-always-on; 14262306a36Sopenharmony_ci }; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci ldo1: LDO1 { 14562306a36Sopenharmony_ci regulator-name = "LDO1"; 14662306a36Sopenharmony_ci regulator-min-microvolt = <1600000>; 14762306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 14862306a36Sopenharmony_ci regulator-boot-on; 14962306a36Sopenharmony_ci regulator-always-on; 15062306a36Sopenharmony_ci }; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci ldo3: LDO3 { 15362306a36Sopenharmony_ci regulator-name = "LDO3"; 15462306a36Sopenharmony_ci regulator-min-microvolt = <800000>; 15562306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 15662306a36Sopenharmony_ci regulator-boot-on; 15762306a36Sopenharmony_ci regulator-always-on; 15862306a36Sopenharmony_ci }; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci ldo4: LDO4 { 16162306a36Sopenharmony_ci regulator-name = "LDO4"; 16262306a36Sopenharmony_ci regulator-min-microvolt = <800000>; 16362306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 16462306a36Sopenharmony_ci regulator-boot-on; 16562306a36Sopenharmony_ci regulator-always-on; 16662306a36Sopenharmony_ci }; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci ldo5: LDO5 { 16962306a36Sopenharmony_ci regulator-name = "LDO5"; 17062306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 17162306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 17262306a36Sopenharmony_ci regulator-boot-on; 17362306a36Sopenharmony_ci regulator-always-on; 17462306a36Sopenharmony_ci }; 17562306a36Sopenharmony_ci }; 17662306a36Sopenharmony_ci }; 17762306a36Sopenharmony_ci}; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci&i2c3 { 18062306a36Sopenharmony_ci pinctrl-names = "default"; 18162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c3>; 18262306a36Sopenharmony_ci clock-frequency = <384000>; 18362306a36Sopenharmony_ci status = "okay"; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci eeprom@50 { 18662306a36Sopenharmony_ci compatible = "atmel,24c64"; 18762306a36Sopenharmony_ci reg = <0x50>; 18862306a36Sopenharmony_ci pagesize = <32>; 18962306a36Sopenharmony_ci read-only; /* Manufacturing EEPROM programmed at factory */ 19062306a36Sopenharmony_ci }; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci rtc: rtc@51 { 19362306a36Sopenharmony_ci compatible = "nxp,pcf85263"; 19462306a36Sopenharmony_ci reg = <0x51>; 19562306a36Sopenharmony_ci }; 19662306a36Sopenharmony_ci}; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci&snvs_pwrkey { 19962306a36Sopenharmony_ci status = "okay"; 20062306a36Sopenharmony_ci}; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci&uart1 { 20362306a36Sopenharmony_ci pinctrl-names = "default"; 20462306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart1>; 20562306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MP_CLK_UART1>; 20662306a36Sopenharmony_ci assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_80M>; 20762306a36Sopenharmony_ci uart-has-rtscts; 20862306a36Sopenharmony_ci status = "okay"; 20962306a36Sopenharmony_ci}; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci&usdhc1 { 21262306a36Sopenharmony_ci pinctrl-names = "default", "state_100mhz", "state_200mhz"; 21362306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_usdhc1>; 21462306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 21562306a36Sopenharmony_ci pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 21662306a36Sopenharmony_ci bus-width = <4>; 21762306a36Sopenharmony_ci vmmc-supply = <®_wl_bt>; 21862306a36Sopenharmony_ci cap-sd-highspeed; 21962306a36Sopenharmony_ci sd-uhs-sdr50; 22062306a36Sopenharmony_ci sd-uhs-sdr104; 22162306a36Sopenharmony_ci keep-power-in-suspend; 22262306a36Sopenharmony_ci wakeup-source; 22362306a36Sopenharmony_ci non-removable; 22462306a36Sopenharmony_ci cap-power-off-card; 22562306a36Sopenharmony_ci #address-cells = <1>; 22662306a36Sopenharmony_ci #size-cells = <0>; 22762306a36Sopenharmony_ci status = "okay"; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci mwifiex: wifi@1 { 23062306a36Sopenharmony_ci compatible = "marvell,sd8997"; 23162306a36Sopenharmony_ci reg = <1>; 23262306a36Sopenharmony_ci pinctrl-names = "default"; 23362306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_wlan>; 23462306a36Sopenharmony_ci interrupt-parent = <&gpio2>; 23562306a36Sopenharmony_ci interrupts = <9 IRQ_TYPE_LEVEL_LOW>; 23662306a36Sopenharmony_ci }; 23762306a36Sopenharmony_ci}; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci&usdhc3 { 24062306a36Sopenharmony_ci pinctrl-names = "default", "state_100mhz", "state_200mhz"; 24162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_usdhc3>; 24262306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 24362306a36Sopenharmony_ci pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 24462306a36Sopenharmony_ci bus-width = <8>; 24562306a36Sopenharmony_ci non-removable; 24662306a36Sopenharmony_ci status = "okay"; 24762306a36Sopenharmony_ci}; 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci&wdog1 { 25062306a36Sopenharmony_ci pinctrl-names = "default"; 25162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_wdog>; 25262306a36Sopenharmony_ci fsl,ext-reset-output; 25362306a36Sopenharmony_ci status = "okay"; 25462306a36Sopenharmony_ci}; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci&iomuxc { 25762306a36Sopenharmony_ci pinctrl_eqos: eqosgrp { 25862306a36Sopenharmony_ci fsl,pins = < 25962306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x2 26062306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x2 26162306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x90 26262306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x90 26362306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x90 26462306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x90 26562306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x90 26662306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x90 26762306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x16 26862306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x16 26962306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x16 27062306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x16 27162306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x16 27262306a36Sopenharmony_ci MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x16 27362306a36Sopenharmony_ci MX8MP_IOMUXC_SAI2_RXC__GPIO4_IO22 0x10 27462306a36Sopenharmony_ci MX8MP_IOMUXC_GPIO1_IO10__GPIO1_IO10 0x10 27562306a36Sopenharmony_ci >; 27662306a36Sopenharmony_ci }; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci pinctrl_flexspi0: flexspi0grp { 27962306a36Sopenharmony_ci fsl,pins = < 28062306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_ALE__FLEXSPI_A_SCLK 0x1c2 28162306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CE0_B__FLEXSPI_A_SS0_B 0x82 28262306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA00__FLEXSPI_A_DATA00 0x82 28362306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA01__FLEXSPI_A_DATA01 0x82 28462306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA02__FLEXSPI_A_DATA02 0x82 28562306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA03__FLEXSPI_A_DATA03 0x82 28662306a36Sopenharmony_ci >; 28762306a36Sopenharmony_ci }; 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci pinctrl_i2c1: i2c1grp { 29062306a36Sopenharmony_ci fsl,pins = < 29162306a36Sopenharmony_ci MX8MP_IOMUXC_I2C1_SCL__I2C1_SCL 0x400001c2 29262306a36Sopenharmony_ci MX8MP_IOMUXC_I2C1_SDA__I2C1_SDA 0x400001c2 29362306a36Sopenharmony_ci >; 29462306a36Sopenharmony_ci }; 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci pinctrl_i2c3: i2c3grp { 29762306a36Sopenharmony_ci fsl,pins = < 29862306a36Sopenharmony_ci MX8MP_IOMUXC_I2C3_SCL__I2C3_SCL 0x400001c2 29962306a36Sopenharmony_ci MX8MP_IOMUXC_I2C3_SDA__I2C3_SDA 0x400001c2 30062306a36Sopenharmony_ci >; 30162306a36Sopenharmony_ci }; 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci pinctrl_pmic: pmicgrp { 30462306a36Sopenharmony_ci fsl,pins = < 30562306a36Sopenharmony_ci MX8MP_IOMUXC_GPIO1_IO03__GPIO1_IO03 0x1c0 30662306a36Sopenharmony_ci >; 30762306a36Sopenharmony_ci }; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci pinctrl_reg_wl_bt: reg-wl-btgrp { 31062306a36Sopenharmony_ci fsl,pins = < 31162306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA4__GPIO2_IO06 0x40 31262306a36Sopenharmony_ci >; 31362306a36Sopenharmony_ci }; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci pinctrl_uart1: uart1grp { 31662306a36Sopenharmony_ci fsl,pins = < 31762306a36Sopenharmony_ci MX8MP_IOMUXC_UART1_RXD__UART1_DCE_RX 0x140 31862306a36Sopenharmony_ci MX8MP_IOMUXC_UART1_TXD__UART1_DCE_TX 0x140 31962306a36Sopenharmony_ci MX8MP_IOMUXC_UART3_RXD__UART1_DCE_CTS 0x140 32062306a36Sopenharmony_ci MX8MP_IOMUXC_UART3_TXD__UART1_DCE_RTS 0x140 32162306a36Sopenharmony_ci >; 32262306a36Sopenharmony_ci }; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci pinctrl_usdhc1: usdhc1grp { 32562306a36Sopenharmony_ci fsl,pins = < 32662306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x190 32762306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d0 32862306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d0 32962306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d0 33062306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d0 33162306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d0 33262306a36Sopenharmony_ci >; 33362306a36Sopenharmony_ci }; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp { 33662306a36Sopenharmony_ci fsl,pins = < 33762306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x194 33862306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d4 33962306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d4 34062306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d4 34162306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d4 34262306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d4 34362306a36Sopenharmony_ci >; 34462306a36Sopenharmony_ci }; 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp { 34762306a36Sopenharmony_ci fsl,pins = < 34862306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x196 34962306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d6 35062306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d6 35162306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d6 35262306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d6 35362306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d6 35462306a36Sopenharmony_ci >; 35562306a36Sopenharmony_ci }; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci pinctrl_usdhc3: usdhc3grp { 35862306a36Sopenharmony_ci fsl,pins = < 35962306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x190 36062306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d0 36162306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d0 36262306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d0 36362306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d0 36462306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d0 36562306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d0 36662306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d0 36762306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d0 36862306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d0 36962306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x190 37062306a36Sopenharmony_ci >; 37162306a36Sopenharmony_ci }; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp { 37462306a36Sopenharmony_ci fsl,pins = < 37562306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x194 37662306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d4 37762306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d4 37862306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d4 37962306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d4 38062306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d4 38162306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d4 38262306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d4 38362306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d4 38462306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d4 38562306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x194 38662306a36Sopenharmony_ci >; 38762306a36Sopenharmony_ci }; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp { 39062306a36Sopenharmony_ci fsl,pins = < 39162306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x196 39262306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d6 39362306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d6 39462306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d6 39562306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d6 39662306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d6 39762306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d6 39862306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d6 39962306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d6 40062306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d6 40162306a36Sopenharmony_ci MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x196 40262306a36Sopenharmony_ci >; 40362306a36Sopenharmony_ci }; 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci pinctrl_wdog: wdoggrp { 40662306a36Sopenharmony_ci fsl,pins = < 40762306a36Sopenharmony_ci MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0x166 40862306a36Sopenharmony_ci >; 40962306a36Sopenharmony_ci }; 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_ci pinctrl_wlan: wlangrp { 41262306a36Sopenharmony_ci fsl,pins = < 41362306a36Sopenharmony_ci MX8MP_IOMUXC_SD1_DATA7__GPIO2_IO09 0x140 41462306a36Sopenharmony_ci >; 41562306a36Sopenharmony_ci }; 41662306a36Sopenharmony_ci}; 417