162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2019 NXP
462306a36Sopenharmony_ci * Copyright 2019-2020 Variscite Ltd.
562306a36Sopenharmony_ci * Copyright (C) 2020 Krzysztof Kozlowski <krzk@kernel.org>
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include "imx8mn.dtsi"
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci/ {
1162306a36Sopenharmony_ci	model = "Variscite VAR-SOM-MX8MN module";
1262306a36Sopenharmony_ci	compatible = "variscite,var-som-mx8mn", "fsl,imx8mn";
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci	chosen {
1562306a36Sopenharmony_ci		stdout-path = &uart4;
1662306a36Sopenharmony_ci	};
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci	memory@40000000 {
1962306a36Sopenharmony_ci		device_type = "memory";
2062306a36Sopenharmony_ci		reg = <0x0 0x40000000 0 0x40000000>;
2162306a36Sopenharmony_ci	};
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci	reg_eth_phy: regulator-eth-phy {
2462306a36Sopenharmony_ci		compatible = "regulator-fixed";
2562306a36Sopenharmony_ci		pinctrl-names = "default";
2662306a36Sopenharmony_ci		pinctrl-0 = <&pinctrl_reg_eth_phy>;
2762306a36Sopenharmony_ci		regulator-name = "eth_phy_pwr";
2862306a36Sopenharmony_ci		regulator-min-microvolt = <3300000>;
2962306a36Sopenharmony_ci		regulator-max-microvolt = <3300000>;
3062306a36Sopenharmony_ci		regulator-enable-ramp-delay = <20000>;
3162306a36Sopenharmony_ci		gpio = <&gpio2 9 GPIO_ACTIVE_HIGH>;
3262306a36Sopenharmony_ci		enable-active-high;
3362306a36Sopenharmony_ci	};
3462306a36Sopenharmony_ci};
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci&A53_0 {
3762306a36Sopenharmony_ci	cpu-supply = <&buck2_reg>;
3862306a36Sopenharmony_ci};
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci&A53_1 {
4162306a36Sopenharmony_ci	cpu-supply = <&buck2_reg>;
4262306a36Sopenharmony_ci};
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci&A53_2 {
4562306a36Sopenharmony_ci	cpu-supply = <&buck2_reg>;
4662306a36Sopenharmony_ci};
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci&A53_3 {
4962306a36Sopenharmony_ci	cpu-supply = <&buck2_reg>;
5062306a36Sopenharmony_ci};
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci&ecspi1 {
5362306a36Sopenharmony_ci	pinctrl-names = "default";
5462306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_ecspi1>;
5562306a36Sopenharmony_ci	cs-gpios = <&gpio1 14 GPIO_ACTIVE_LOW>,
5662306a36Sopenharmony_ci		   <&gpio1  0 GPIO_ACTIVE_LOW>;
5762306a36Sopenharmony_ci	/delete-property/ dmas;
5862306a36Sopenharmony_ci	/delete-property/ dma-names;
5962306a36Sopenharmony_ci	status = "okay";
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci	/* Resistive touch controller */
6262306a36Sopenharmony_ci	touchscreen@0 {
6362306a36Sopenharmony_ci		reg = <0>;
6462306a36Sopenharmony_ci		compatible = "ti,ads7846";
6562306a36Sopenharmony_ci		pinctrl-names = "default";
6662306a36Sopenharmony_ci		pinctrl-0 = <&pinctrl_restouch>;
6762306a36Sopenharmony_ci		interrupt-parent = <&gpio1>;
6862306a36Sopenharmony_ci		interrupts = <3 IRQ_TYPE_EDGE_FALLING>;
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci		spi-max-frequency = <1500000>;
7162306a36Sopenharmony_ci		pendown-gpio = <&gpio1 3 GPIO_ACTIVE_LOW>;
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci		ti,x-min = /bits/ 16 <125>;
7462306a36Sopenharmony_ci		touchscreen-size-x = <4008>;
7562306a36Sopenharmony_ci		ti,y-min = /bits/ 16 <282>;
7662306a36Sopenharmony_ci		touchscreen-size-y = <3864>;
7762306a36Sopenharmony_ci		ti,x-plate-ohms = /bits/ 16 <180>;
7862306a36Sopenharmony_ci		touchscreen-max-pressure = <255>;
7962306a36Sopenharmony_ci		touchscreen-average-samples = <10>;
8062306a36Sopenharmony_ci		ti,debounce-tol = /bits/ 16 <3>;
8162306a36Sopenharmony_ci		ti,debounce-rep = /bits/ 16 <1>;
8262306a36Sopenharmony_ci		ti,settle-delay-usec = /bits/ 16 <150>;
8362306a36Sopenharmony_ci		ti,keep-vref-on;
8462306a36Sopenharmony_ci		wakeup-source;
8562306a36Sopenharmony_ci	};
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci&fec1 {
8962306a36Sopenharmony_ci	pinctrl-names = "default", "sleep";
9062306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_fec1>;
9162306a36Sopenharmony_ci	pinctrl-1 = <&pinctrl_fec1_sleep>;
9262306a36Sopenharmony_ci	phy-mode = "rgmii";
9362306a36Sopenharmony_ci	phy-handle = <&ethphy>;
9462306a36Sopenharmony_ci	phy-supply = <&reg_eth_phy>;
9562306a36Sopenharmony_ci	fsl,magic-packet;
9662306a36Sopenharmony_ci	status = "okay";
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci	mdio {
9962306a36Sopenharmony_ci		#address-cells = <1>;
10062306a36Sopenharmony_ci		#size-cells = <0>;
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci		ethphy: ethernet-phy@4 { /* AR8033 or ADIN1300 */
10362306a36Sopenharmony_ci			compatible = "ethernet-phy-ieee802.3-c22";
10462306a36Sopenharmony_ci			reg = <4>;
10562306a36Sopenharmony_ci			reset-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>;
10662306a36Sopenharmony_ci			reset-assert-us = <10000>;
10762306a36Sopenharmony_ci			/*
10862306a36Sopenharmony_ci			 * Deassert delay:
10962306a36Sopenharmony_ci			 * ADIN1300 requires 5ms.
11062306a36Sopenharmony_ci			 * AR8033   requires 1ms.
11162306a36Sopenharmony_ci			 */
11262306a36Sopenharmony_ci			reset-deassert-us = <20000>;
11362306a36Sopenharmony_ci		};
11462306a36Sopenharmony_ci	};
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci&i2c1 {
11862306a36Sopenharmony_ci	clock-frequency = <400000>;
11962306a36Sopenharmony_ci	pinctrl-names = "default";
12062306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_i2c1>;
12162306a36Sopenharmony_ci	status = "okay";
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	pmic@4b {
12462306a36Sopenharmony_ci		compatible = "rohm,bd71847";
12562306a36Sopenharmony_ci		reg = <0x4b>;
12662306a36Sopenharmony_ci		pinctrl-names = "default";
12762306a36Sopenharmony_ci		pinctrl-0 = <&pinctrl_pmic>;
12862306a36Sopenharmony_ci		interrupt-parent = <&gpio2>;
12962306a36Sopenharmony_ci		interrupts = <8 IRQ_TYPE_LEVEL_LOW>;
13062306a36Sopenharmony_ci		rohm,reset-snvs-powered;
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci		regulators {
13362306a36Sopenharmony_ci			buck1_reg: BUCK1 {
13462306a36Sopenharmony_ci				regulator-name = "buck1";
13562306a36Sopenharmony_ci				regulator-min-microvolt = <700000>;
13662306a36Sopenharmony_ci				regulator-max-microvolt = <1300000>;
13762306a36Sopenharmony_ci				regulator-boot-on;
13862306a36Sopenharmony_ci				regulator-always-on;
13962306a36Sopenharmony_ci				regulator-ramp-delay = <1250>;
14062306a36Sopenharmony_ci			};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci			buck2_reg: BUCK2 {
14362306a36Sopenharmony_ci				regulator-name = "buck2";
14462306a36Sopenharmony_ci				regulator-min-microvolt = <700000>;
14562306a36Sopenharmony_ci				regulator-max-microvolt = <1300000>;
14662306a36Sopenharmony_ci				regulator-boot-on;
14762306a36Sopenharmony_ci				regulator-always-on;
14862306a36Sopenharmony_ci				regulator-ramp-delay = <1250>;
14962306a36Sopenharmony_ci				rohm,dvs-run-voltage = <1000000>;
15062306a36Sopenharmony_ci				rohm,dvs-idle-voltage = <900000>;
15162306a36Sopenharmony_ci			};
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci			buck3_reg: BUCK3 {
15462306a36Sopenharmony_ci				regulator-name = "buck3";
15562306a36Sopenharmony_ci				regulator-min-microvolt = <700000>;
15662306a36Sopenharmony_ci				regulator-max-microvolt = <1350000>;
15762306a36Sopenharmony_ci				regulator-boot-on;
15862306a36Sopenharmony_ci				regulator-always-on;
15962306a36Sopenharmony_ci			};
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci			buck4_reg: BUCK4 {
16262306a36Sopenharmony_ci				regulator-name = "buck4";
16362306a36Sopenharmony_ci				regulator-min-microvolt = <2600000>;
16462306a36Sopenharmony_ci				regulator-max-microvolt = <3300000>;
16562306a36Sopenharmony_ci				regulator-boot-on;
16662306a36Sopenharmony_ci				regulator-always-on;
16762306a36Sopenharmony_ci			};
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci			buck5_reg: BUCK5 {
17062306a36Sopenharmony_ci				regulator-name = "buck5";
17162306a36Sopenharmony_ci				regulator-min-microvolt = <1605000>;
17262306a36Sopenharmony_ci				regulator-max-microvolt = <1995000>;
17362306a36Sopenharmony_ci				regulator-boot-on;
17462306a36Sopenharmony_ci				regulator-always-on;
17562306a36Sopenharmony_ci			};
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci			buck6_reg: BUCK6 {
17862306a36Sopenharmony_ci				regulator-name = "buck6";
17962306a36Sopenharmony_ci				regulator-min-microvolt = <800000>;
18062306a36Sopenharmony_ci				regulator-max-microvolt = <1400000>;
18162306a36Sopenharmony_ci				regulator-boot-on;
18262306a36Sopenharmony_ci				regulator-always-on;
18362306a36Sopenharmony_ci			};
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci			ldo1_reg: LDO1 {
18662306a36Sopenharmony_ci				regulator-name = "ldo1";
18762306a36Sopenharmony_ci				regulator-min-microvolt = <1600000>;
18862306a36Sopenharmony_ci				regulator-max-microvolt = <1900000>;
18962306a36Sopenharmony_ci				regulator-boot-on;
19062306a36Sopenharmony_ci				regulator-always-on;
19162306a36Sopenharmony_ci			};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci			ldo2_reg: LDO2 {
19462306a36Sopenharmony_ci				regulator-name = "ldo2";
19562306a36Sopenharmony_ci				regulator-min-microvolt = <800000>;
19662306a36Sopenharmony_ci				regulator-max-microvolt = <900000>;
19762306a36Sopenharmony_ci				regulator-boot-on;
19862306a36Sopenharmony_ci				regulator-always-on;
19962306a36Sopenharmony_ci			};
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci			ldo3_reg: LDO3 {
20262306a36Sopenharmony_ci				regulator-name = "ldo3";
20362306a36Sopenharmony_ci				regulator-min-microvolt = <1800000>;
20462306a36Sopenharmony_ci				regulator-max-microvolt = <3300000>;
20562306a36Sopenharmony_ci				regulator-boot-on;
20662306a36Sopenharmony_ci				regulator-always-on;
20762306a36Sopenharmony_ci			};
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci			ldo4_reg: LDO4 {
21062306a36Sopenharmony_ci				regulator-name = "ldo4";
21162306a36Sopenharmony_ci				regulator-min-microvolt = <900000>;
21262306a36Sopenharmony_ci				regulator-max-microvolt = <1800000>;
21362306a36Sopenharmony_ci				regulator-always-on;
21462306a36Sopenharmony_ci			};
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci			ldo5_reg: LDO5 {
21762306a36Sopenharmony_ci				regulator-name = "ldo5";
21862306a36Sopenharmony_ci				regulator-min-microvolt = <1800000>;
21962306a36Sopenharmony_ci				regulator-max-microvolt = <1800000>;
22062306a36Sopenharmony_ci				regulator-always-on;
22162306a36Sopenharmony_ci			};
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci			ldo6_reg: LDO6 {
22462306a36Sopenharmony_ci				regulator-name = "ldo6";
22562306a36Sopenharmony_ci				regulator-min-microvolt = <900000>;
22662306a36Sopenharmony_ci				regulator-max-microvolt = <1800000>;
22762306a36Sopenharmony_ci				regulator-boot-on;
22862306a36Sopenharmony_ci				regulator-always-on;
22962306a36Sopenharmony_ci			};
23062306a36Sopenharmony_ci		};
23162306a36Sopenharmony_ci	};
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci	eeprom_som: eeprom@52 {
23462306a36Sopenharmony_ci		compatible = "atmel,24c04";
23562306a36Sopenharmony_ci		reg = <0x52>;
23662306a36Sopenharmony_ci		pagesize = <16>;
23762306a36Sopenharmony_ci	};
23862306a36Sopenharmony_ci};
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci&i2c3 {
24162306a36Sopenharmony_ci	clock-frequency = <400000>;
24262306a36Sopenharmony_ci	pinctrl-names = "default";
24362306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_i2c3>;
24462306a36Sopenharmony_ci	status = "okay";
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	/* TODO: configure audio, as of now just put a placeholder */
24762306a36Sopenharmony_ci	wm8904: codec@1a {
24862306a36Sopenharmony_ci		compatible = "wlf,wm8904";
24962306a36Sopenharmony_ci		reg = <0x1a>;
25062306a36Sopenharmony_ci		status = "disabled";
25162306a36Sopenharmony_ci	};
25262306a36Sopenharmony_ci};
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_ci&snvs_pwrkey {
25562306a36Sopenharmony_ci	status = "okay";
25662306a36Sopenharmony_ci};
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci/* Bluetooth */
25962306a36Sopenharmony_ci&uart2 {
26062306a36Sopenharmony_ci	pinctrl-names = "default";
26162306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_uart2>;
26262306a36Sopenharmony_ci	assigned-clocks = <&clk IMX8MN_CLK_UART2>;
26362306a36Sopenharmony_ci	assigned-clock-parents = <&clk IMX8MN_SYS_PLL1_80M>;
26462306a36Sopenharmony_ci	uart-has-rtscts;
26562306a36Sopenharmony_ci	status = "okay";
26662306a36Sopenharmony_ci};
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci/* Console */
26962306a36Sopenharmony_ci&uart4 {
27062306a36Sopenharmony_ci	pinctrl-names = "default";
27162306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_uart4>;
27262306a36Sopenharmony_ci	status = "okay";
27362306a36Sopenharmony_ci};
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci&usbotg1 {
27662306a36Sopenharmony_ci	dr_mode = "otg";
27762306a36Sopenharmony_ci	usb-role-switch;
27862306a36Sopenharmony_ci	status = "okay";
27962306a36Sopenharmony_ci};
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci/* WIFI */
28262306a36Sopenharmony_ci&usdhc1 {
28362306a36Sopenharmony_ci	#address-cells = <1>;
28462306a36Sopenharmony_ci	#size-cells = <0>;
28562306a36Sopenharmony_ci	pinctrl-names = "default", "state_100mhz", "state_200mhz";
28662306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_usdhc1>;
28762306a36Sopenharmony_ci	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
28862306a36Sopenharmony_ci	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
28962306a36Sopenharmony_ci	bus-width = <4>;
29062306a36Sopenharmony_ci	non-removable;
29162306a36Sopenharmony_ci	keep-power-in-suspend;
29262306a36Sopenharmony_ci	status = "okay";
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_ci	brcmf: bcrmf@1 {
29562306a36Sopenharmony_ci		reg = <1>;
29662306a36Sopenharmony_ci		compatible = "brcm,bcm4329-fmac";
29762306a36Sopenharmony_ci	};
29862306a36Sopenharmony_ci};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci/* SD */
30162306a36Sopenharmony_ci&usdhc2 {
30262306a36Sopenharmony_ci	assigned-clocks = <&clk IMX8MN_CLK_USDHC2>;
30362306a36Sopenharmony_ci	assigned-clock-rates = <200000000>;
30462306a36Sopenharmony_ci	pinctrl-names = "default", "state_100mhz", "state_200mhz";
30562306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
30662306a36Sopenharmony_ci	pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>;
30762306a36Sopenharmony_ci	pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>;
30862306a36Sopenharmony_ci	cd-gpios = <&gpio1 10 GPIO_ACTIVE_LOW>;
30962306a36Sopenharmony_ci	bus-width = <4>;
31062306a36Sopenharmony_ci	vmmc-supply = <&reg_usdhc2_vmmc>;
31162306a36Sopenharmony_ci	status = "okay";
31262306a36Sopenharmony_ci};
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci/* eMMC */
31562306a36Sopenharmony_ci&usdhc3 {
31662306a36Sopenharmony_ci	assigned-clocks = <&clk IMX8MN_CLK_USDHC3_ROOT>;
31762306a36Sopenharmony_ci	assigned-clock-rates = <400000000>;
31862306a36Sopenharmony_ci	pinctrl-names = "default", "state_100mhz", "state_200mhz";
31962306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_usdhc3>;
32062306a36Sopenharmony_ci	pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
32162306a36Sopenharmony_ci	pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
32262306a36Sopenharmony_ci	bus-width = <8>;
32362306a36Sopenharmony_ci	non-removable;
32462306a36Sopenharmony_ci	status = "okay";
32562306a36Sopenharmony_ci};
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ci&wdog1 {
32862306a36Sopenharmony_ci	pinctrl-names = "default";
32962306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_wdog>;
33062306a36Sopenharmony_ci	fsl,ext-reset-output;
33162306a36Sopenharmony_ci	status = "okay";
33262306a36Sopenharmony_ci};
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_ci&iomuxc {
33562306a36Sopenharmony_ci	pinctrl_ecspi1: ecspi1grp {
33662306a36Sopenharmony_ci		fsl,pins = <
33762306a36Sopenharmony_ci			MX8MN_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK		0x13
33862306a36Sopenharmony_ci			MX8MN_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI		0x13
33962306a36Sopenharmony_ci			MX8MN_IOMUXC_ECSPI1_MISO_ECSPI1_MISO		0x13
34062306a36Sopenharmony_ci			MX8MN_IOMUXC_GPIO1_IO14_GPIO1_IO14		0x13
34162306a36Sopenharmony_ci			MX8MN_IOMUXC_GPIO1_IO00_GPIO1_IO0		0x13
34262306a36Sopenharmony_ci		>;
34362306a36Sopenharmony_ci	};
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci	pinctrl_fec1: fec1grp {
34662306a36Sopenharmony_ci		fsl,pins = <
34762306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_MDC_ENET1_MDC			0x3
34862306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_MDIO_ENET1_MDIO		0x3
34962306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_TD3_ENET1_RGMII_TD3		0x1f
35062306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_TD2_ENET1_RGMII_TD2		0x1f
35162306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_TD1_ENET1_RGMII_TD1		0x1f
35262306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_TD0_ENET1_RGMII_TD0		0x1f
35362306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_RD3_ENET1_RGMII_RD3		0x91
35462306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_RD2_ENET1_RGMII_RD2		0x91
35562306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_RD1_ENET1_RGMII_RD1		0x91
35662306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_RD0_ENET1_RGMII_RD0		0x91
35762306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_TXC_ENET1_RGMII_TXC		0x1f
35862306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_RXC_ENET1_RGMII_RXC		0x91
35962306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL	0x91
36062306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL	0x1f
36162306a36Sopenharmony_ci			MX8MN_IOMUXC_GPIO1_IO09_GPIO1_IO9		0x159
36262306a36Sopenharmony_ci		>;
36362306a36Sopenharmony_ci	};
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci	pinctrl_fec1_sleep: fec1sleepgrp {
36662306a36Sopenharmony_ci		fsl,pins = <
36762306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_MDC_GPIO1_IO16		0x120
36862306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_MDIO_GPIO1_IO17		0x120
36962306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_TD3_GPIO1_IO18		0x120
37062306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_TD2_GPIO1_IO19		0x120
37162306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_TD1_GPIO1_IO20		0x120
37262306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_TD0_GPIO1_IO21		0x120
37362306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_RD3_GPIO1_IO29		0x120
37462306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_RD2_GPIO1_IO28		0x120
37562306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_RD1_GPIO1_IO27		0x120
37662306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_RD0_GPIO1_IO26		0x120
37762306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_TXC_GPIO1_IO23		0x120
37862306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_RXC_GPIO1_IO25		0x120
37962306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_RX_CTL_GPIO1_IO24		0x120
38062306a36Sopenharmony_ci			MX8MN_IOMUXC_ENET_TX_CTL_GPIO1_IO22		0x120
38162306a36Sopenharmony_ci			MX8MN_IOMUXC_GPIO1_IO09_GPIO1_IO9		0x120
38262306a36Sopenharmony_ci		>;
38362306a36Sopenharmony_ci	};
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci	pinctrl_i2c1: i2c1grp {
38662306a36Sopenharmony_ci		fsl,pins = <
38762306a36Sopenharmony_ci			MX8MN_IOMUXC_I2C1_SCL_I2C1_SCL		0x400001c3
38862306a36Sopenharmony_ci			MX8MN_IOMUXC_I2C1_SDA_I2C1_SDA		0x400001c3
38962306a36Sopenharmony_ci		>;
39062306a36Sopenharmony_ci	};
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci	pinctrl_i2c3: i2c3grp {
39362306a36Sopenharmony_ci		fsl,pins = <
39462306a36Sopenharmony_ci			MX8MN_IOMUXC_I2C3_SCL_I2C3_SCL		0x400001c3
39562306a36Sopenharmony_ci			MX8MN_IOMUXC_I2C3_SDA_I2C3_SDA		0x400001c3
39662306a36Sopenharmony_ci		>;
39762306a36Sopenharmony_ci	};
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ci	pinctrl_pmic: pmicirqgrp {
40062306a36Sopenharmony_ci		fsl,pins = <
40162306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA6_GPIO2_IO8	0x141
40262306a36Sopenharmony_ci		>;
40362306a36Sopenharmony_ci	};
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	pinctrl_reg_eth_phy: regethphygrp {
40662306a36Sopenharmony_ci		fsl,pins = <
40762306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA7_GPIO2_IO9	0x41
40862306a36Sopenharmony_ci		>;
40962306a36Sopenharmony_ci	};
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci	pinctrl_restouch: restouchgrp {
41262306a36Sopenharmony_ci		fsl,pins = <
41362306a36Sopenharmony_ci			MX8MN_IOMUXC_GPIO1_IO03_GPIO1_IO3	0x1c0
41462306a36Sopenharmony_ci		>;
41562306a36Sopenharmony_ci	};
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_ci	pinctrl_uart2: uart2grp {
41862306a36Sopenharmony_ci		fsl,pins = <
41962306a36Sopenharmony_ci			MX8MN_IOMUXC_SAI3_TXFS_UART2_DCE_RX	0x140
42062306a36Sopenharmony_ci			MX8MN_IOMUXC_SAI3_TXC_UART2_DCE_TX	0x140
42162306a36Sopenharmony_ci			MX8MN_IOMUXC_SAI3_RXC_UART2_DCE_CTS_B	0x140
42262306a36Sopenharmony_ci			MX8MN_IOMUXC_SAI3_RXD_UART2_DCE_RTS_B	0x140
42362306a36Sopenharmony_ci		>;
42462306a36Sopenharmony_ci	};
42562306a36Sopenharmony_ci
42662306a36Sopenharmony_ci	pinctrl_uart4: uart4grp {
42762306a36Sopenharmony_ci		fsl,pins = <
42862306a36Sopenharmony_ci			MX8MN_IOMUXC_UART4_RXD_UART4_DCE_RX	0x140
42962306a36Sopenharmony_ci			MX8MN_IOMUXC_UART4_TXD_UART4_DCE_TX	0x140
43062306a36Sopenharmony_ci		>;
43162306a36Sopenharmony_ci	};
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci	pinctrl_usdhc1: usdhc1grp {
43462306a36Sopenharmony_ci		fsl,pins = <
43562306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_CLK_USDHC1_CLK		0x190
43662306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_CMD_USDHC1_CMD		0x1d0
43762306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA0_USDHC1_DATA0	0x1d0
43862306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA1_USDHC1_DATA1	0x1d0
43962306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA2_USDHC1_DATA2	0x1d0
44062306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA3_USDHC1_DATA3	0x1d0
44162306a36Sopenharmony_ci		>;
44262306a36Sopenharmony_ci	};
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_ci	pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
44562306a36Sopenharmony_ci		fsl,pins = <
44662306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_CLK_USDHC1_CLK		0x194
44762306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_CMD_USDHC1_CMD		0x1d4
44862306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA0_USDHC1_DATA0	0x1d4
44962306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA1_USDHC1_DATA1	0x1d4
45062306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA2_USDHC1_DATA2	0x1d4
45162306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA3_USDHC1_DATA3	0x1d4
45262306a36Sopenharmony_ci		>;
45362306a36Sopenharmony_ci	};
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci	pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
45662306a36Sopenharmony_ci		fsl,pins = <
45762306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_CLK_USDHC1_CLK		0x196
45862306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_CMD_USDHC1_CMD		0x1d6
45962306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA0_USDHC1_DATA0	0x1d6
46062306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA1_USDHC1_DATA1	0x1d6
46162306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA2_USDHC1_DATA2	0x1d6
46262306a36Sopenharmony_ci			MX8MN_IOMUXC_SD1_DATA3_USDHC1_DATA3	0x1d6
46362306a36Sopenharmony_ci		>;
46462306a36Sopenharmony_ci	};
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci	pinctrl_usdhc2_gpio: usdhc2gpiogrp {
46762306a36Sopenharmony_ci		fsl,pins = <
46862306a36Sopenharmony_ci			MX8MN_IOMUXC_GPIO1_IO10_GPIO1_IO10	0x41
46962306a36Sopenharmony_ci		>;
47062306a36Sopenharmony_ci	};
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci	pinctrl_usdhc2: usdhc2grp {
47362306a36Sopenharmony_ci		fsl,pins = <
47462306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_CLK_USDHC2_CLK		0x190
47562306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_CMD_USDHC2_CMD		0x1d0
47662306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_DATA0_USDHC2_DATA0	0x1d0
47762306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_DATA1_USDHC2_DATA1	0x1d0
47862306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_DATA2_USDHC2_DATA2	0x1d0
47962306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_DATA3_USDHC2_DATA3	0x1d0
48062306a36Sopenharmony_ci			MX8MN_IOMUXC_GPIO1_IO04_USDHC2_VSELECT	0x1d0
48162306a36Sopenharmony_ci		>;
48262306a36Sopenharmony_ci	};
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci	pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
48562306a36Sopenharmony_ci		fsl,pins = <
48662306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_CLK_USDHC2_CLK		0x194
48762306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_CMD_USDHC2_CMD		0x1d4
48862306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_DATA0_USDHC2_DATA0	0x1d4
48962306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_DATA1_USDHC2_DATA1	0x1d4
49062306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_DATA2_USDHC2_DATA2	0x1d4
49162306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_DATA3_USDHC2_DATA3	0x1d4
49262306a36Sopenharmony_ci			MX8MN_IOMUXC_GPIO1_IO04_USDHC2_VSELECT	0x1d0
49362306a36Sopenharmony_ci		>;
49462306a36Sopenharmony_ci	};
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci	pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
49762306a36Sopenharmony_ci		fsl,pins = <
49862306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_CLK_USDHC2_CLK		0x196
49962306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_CMD_USDHC2_CMD		0x1d6
50062306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_DATA0_USDHC2_DATA0	0x1d6
50162306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_DATA1_USDHC2_DATA1	0x1d6
50262306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_DATA2_USDHC2_DATA2	0x1d6
50362306a36Sopenharmony_ci			MX8MN_IOMUXC_SD2_DATA3_USDHC2_DATA3	0x1d6
50462306a36Sopenharmony_ci			MX8MN_IOMUXC_GPIO1_IO04_USDHC2_VSELECT	0x1d0
50562306a36Sopenharmony_ci		>;
50662306a36Sopenharmony_ci	};
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_ci	pinctrl_usdhc3: usdhc3grp {
50962306a36Sopenharmony_ci		fsl,pins = <
51062306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_WE_B_USDHC3_CLK	0x190
51162306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_WP_B_USDHC3_CMD	0x1d0
51262306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_DATA04_USDHC3_DATA0	0x1d0
51362306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_DATA05_USDHC3_DATA1	0x1d0
51462306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_DATA06_USDHC3_DATA2	0x1d0
51562306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_DATA07_USDHC3_DATA3	0x1d0
51662306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_RE_B_USDHC3_DATA4	0x1d0
51762306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_CE2_B_USDHC3_DATA5	0x1d0
51862306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_CE3_B_USDHC3_DATA6	0x1d0
51962306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_CLE_USDHC3_DATA7	0x1d0
52062306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_CE1_B_USDHC3_STROBE	0x190
52162306a36Sopenharmony_ci		>;
52262306a36Sopenharmony_ci	};
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci	pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
52562306a36Sopenharmony_ci		fsl,pins = <
52662306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_WE_B_USDHC3_CLK	0x194
52762306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_WP_B_USDHC3_CMD	0x1d4
52862306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_DATA04_USDHC3_DATA0	0x1d4
52962306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_DATA05_USDHC3_DATA1	0x1d4
53062306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_DATA06_USDHC3_DATA2	0x1d4
53162306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_DATA07_USDHC3_DATA3	0x1d4
53262306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_RE_B_USDHC3_DATA4	0x1d4
53362306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_CE2_B_USDHC3_DATA5	0x1d4
53462306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_CE3_B_USDHC3_DATA6	0x1d4
53562306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_CLE_USDHC3_DATA7	0x1d4
53662306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_CE1_B_USDHC3_STROBE	0x194
53762306a36Sopenharmony_ci		>;
53862306a36Sopenharmony_ci	};
53962306a36Sopenharmony_ci
54062306a36Sopenharmony_ci	pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
54162306a36Sopenharmony_ci		fsl,pins = <
54262306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_WE_B_USDHC3_CLK	0x196
54362306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_WP_B_USDHC3_CMD	0x1d6
54462306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_DATA04_USDHC3_DATA0	0x1d6
54562306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_DATA05_USDHC3_DATA1	0x1d6
54662306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_DATA06_USDHC3_DATA2	0x1d6
54762306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_DATA07_USDHC3_DATA3	0x1d6
54862306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_RE_B_USDHC3_DATA4	0x1d6
54962306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_CE2_B_USDHC3_DATA5	0x1d6
55062306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_CE3_B_USDHC3_DATA6	0x1d6
55162306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_CLE_USDHC3_DATA7	0x1d6
55262306a36Sopenharmony_ci			MX8MN_IOMUXC_NAND_CE1_B_USDHC3_STROBE	0x196
55362306a36Sopenharmony_ci		>;
55462306a36Sopenharmony_ci	};
55562306a36Sopenharmony_ci
55662306a36Sopenharmony_ci	pinctrl_wdog: wdoggrp {
55762306a36Sopenharmony_ci		fsl,pins = <
55862306a36Sopenharmony_ci			MX8MN_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B	0x166
55962306a36Sopenharmony_ci		>;
56062306a36Sopenharmony_ci	};
56162306a36Sopenharmony_ci};
562