162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2019 NXP
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <dt-bindings/clock/imx8mm-clock.h>
762306a36Sopenharmony_ci#include <dt-bindings/gpio/gpio.h>
862306a36Sopenharmony_ci#include <dt-bindings/input/input.h>
962306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
1062306a36Sopenharmony_ci#include <dt-bindings/power/imx8mm-power.h>
1162306a36Sopenharmony_ci#include <dt-bindings/reset/imx8mq-reset.h>
1262306a36Sopenharmony_ci#include <dt-bindings/thermal/thermal.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "imx8mm-pinfunc.h"
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci/ {
1762306a36Sopenharmony_ci	interrupt-parent = <&gic>;
1862306a36Sopenharmony_ci	#address-cells = <2>;
1962306a36Sopenharmony_ci	#size-cells = <2>;
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci	aliases {
2262306a36Sopenharmony_ci		ethernet0 = &fec1;
2362306a36Sopenharmony_ci		gpio0 = &gpio1;
2462306a36Sopenharmony_ci		gpio1 = &gpio2;
2562306a36Sopenharmony_ci		gpio2 = &gpio3;
2662306a36Sopenharmony_ci		gpio3 = &gpio4;
2762306a36Sopenharmony_ci		gpio4 = &gpio5;
2862306a36Sopenharmony_ci		i2c0 = &i2c1;
2962306a36Sopenharmony_ci		i2c1 = &i2c2;
3062306a36Sopenharmony_ci		i2c2 = &i2c3;
3162306a36Sopenharmony_ci		i2c3 = &i2c4;
3262306a36Sopenharmony_ci		mmc0 = &usdhc1;
3362306a36Sopenharmony_ci		mmc1 = &usdhc2;
3462306a36Sopenharmony_ci		mmc2 = &usdhc3;
3562306a36Sopenharmony_ci		serial0 = &uart1;
3662306a36Sopenharmony_ci		serial1 = &uart2;
3762306a36Sopenharmony_ci		serial2 = &uart3;
3862306a36Sopenharmony_ci		serial3 = &uart4;
3962306a36Sopenharmony_ci		spi0 = &ecspi1;
4062306a36Sopenharmony_ci		spi1 = &ecspi2;
4162306a36Sopenharmony_ci		spi2 = &ecspi3;
4262306a36Sopenharmony_ci	};
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	cpus {
4562306a36Sopenharmony_ci		#address-cells = <1>;
4662306a36Sopenharmony_ci		#size-cells = <0>;
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci		idle-states {
4962306a36Sopenharmony_ci			entry-method = "psci";
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci			cpu_pd_wait: cpu-pd-wait {
5262306a36Sopenharmony_ci				compatible = "arm,idle-state";
5362306a36Sopenharmony_ci				arm,psci-suspend-param = <0x0010033>;
5462306a36Sopenharmony_ci				local-timer-stop;
5562306a36Sopenharmony_ci				entry-latency-us = <1000>;
5662306a36Sopenharmony_ci				exit-latency-us = <700>;
5762306a36Sopenharmony_ci				min-residency-us = <2700>;
5862306a36Sopenharmony_ci			};
5962306a36Sopenharmony_ci		};
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci		A53_0: cpu@0 {
6262306a36Sopenharmony_ci			device_type = "cpu";
6362306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
6462306a36Sopenharmony_ci			reg = <0x0>;
6562306a36Sopenharmony_ci			clock-latency = <61036>; /* two CLK32 periods */
6662306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_ARM>;
6762306a36Sopenharmony_ci			enable-method = "psci";
6862306a36Sopenharmony_ci			i-cache-size = <0x8000>;
6962306a36Sopenharmony_ci			i-cache-line-size = <64>;
7062306a36Sopenharmony_ci			i-cache-sets = <256>;
7162306a36Sopenharmony_ci			d-cache-size = <0x8000>;
7262306a36Sopenharmony_ci			d-cache-line-size = <64>;
7362306a36Sopenharmony_ci			d-cache-sets = <128>;
7462306a36Sopenharmony_ci			next-level-cache = <&A53_L2>;
7562306a36Sopenharmony_ci			operating-points-v2 = <&a53_opp_table>;
7662306a36Sopenharmony_ci			nvmem-cells = <&cpu_speed_grade>;
7762306a36Sopenharmony_ci			nvmem-cell-names = "speed_grade";
7862306a36Sopenharmony_ci			cpu-idle-states = <&cpu_pd_wait>;
7962306a36Sopenharmony_ci			#cooling-cells = <2>;
8062306a36Sopenharmony_ci		};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci		A53_1: cpu@1 {
8362306a36Sopenharmony_ci			device_type = "cpu";
8462306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
8562306a36Sopenharmony_ci			reg = <0x1>;
8662306a36Sopenharmony_ci			clock-latency = <61036>; /* two CLK32 periods */
8762306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_ARM>;
8862306a36Sopenharmony_ci			enable-method = "psci";
8962306a36Sopenharmony_ci			i-cache-size = <0x8000>;
9062306a36Sopenharmony_ci			i-cache-line-size = <64>;
9162306a36Sopenharmony_ci			i-cache-sets = <256>;
9262306a36Sopenharmony_ci			d-cache-size = <0x8000>;
9362306a36Sopenharmony_ci			d-cache-line-size = <64>;
9462306a36Sopenharmony_ci			d-cache-sets = <128>;
9562306a36Sopenharmony_ci			next-level-cache = <&A53_L2>;
9662306a36Sopenharmony_ci			operating-points-v2 = <&a53_opp_table>;
9762306a36Sopenharmony_ci			cpu-idle-states = <&cpu_pd_wait>;
9862306a36Sopenharmony_ci			#cooling-cells = <2>;
9962306a36Sopenharmony_ci		};
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci		A53_2: cpu@2 {
10262306a36Sopenharmony_ci			device_type = "cpu";
10362306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
10462306a36Sopenharmony_ci			reg = <0x2>;
10562306a36Sopenharmony_ci			clock-latency = <61036>; /* two CLK32 periods */
10662306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_ARM>;
10762306a36Sopenharmony_ci			enable-method = "psci";
10862306a36Sopenharmony_ci			i-cache-size = <0x8000>;
10962306a36Sopenharmony_ci			i-cache-line-size = <64>;
11062306a36Sopenharmony_ci			i-cache-sets = <256>;
11162306a36Sopenharmony_ci			d-cache-size = <0x8000>;
11262306a36Sopenharmony_ci			d-cache-line-size = <64>;
11362306a36Sopenharmony_ci			d-cache-sets = <128>;
11462306a36Sopenharmony_ci			next-level-cache = <&A53_L2>;
11562306a36Sopenharmony_ci			operating-points-v2 = <&a53_opp_table>;
11662306a36Sopenharmony_ci			cpu-idle-states = <&cpu_pd_wait>;
11762306a36Sopenharmony_ci			#cooling-cells = <2>;
11862306a36Sopenharmony_ci		};
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci		A53_3: cpu@3 {
12162306a36Sopenharmony_ci			device_type = "cpu";
12262306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
12362306a36Sopenharmony_ci			reg = <0x3>;
12462306a36Sopenharmony_ci			clock-latency = <61036>; /* two CLK32 periods */
12562306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_ARM>;
12662306a36Sopenharmony_ci			enable-method = "psci";
12762306a36Sopenharmony_ci			i-cache-size = <0x8000>;
12862306a36Sopenharmony_ci			i-cache-line-size = <64>;
12962306a36Sopenharmony_ci			i-cache-sets = <256>;
13062306a36Sopenharmony_ci			d-cache-size = <0x8000>;
13162306a36Sopenharmony_ci			d-cache-line-size = <64>;
13262306a36Sopenharmony_ci			d-cache-sets = <128>;
13362306a36Sopenharmony_ci			next-level-cache = <&A53_L2>;
13462306a36Sopenharmony_ci			operating-points-v2 = <&a53_opp_table>;
13562306a36Sopenharmony_ci			cpu-idle-states = <&cpu_pd_wait>;
13662306a36Sopenharmony_ci			#cooling-cells = <2>;
13762306a36Sopenharmony_ci		};
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci		A53_L2: l2-cache0 {
14062306a36Sopenharmony_ci			compatible = "cache";
14162306a36Sopenharmony_ci			cache-level = <2>;
14262306a36Sopenharmony_ci			cache-unified;
14362306a36Sopenharmony_ci			cache-size = <0x80000>;
14462306a36Sopenharmony_ci			cache-line-size = <64>;
14562306a36Sopenharmony_ci			cache-sets = <512>;
14662306a36Sopenharmony_ci		};
14762306a36Sopenharmony_ci	};
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	a53_opp_table: opp-table {
15062306a36Sopenharmony_ci		compatible = "operating-points-v2";
15162306a36Sopenharmony_ci		opp-shared;
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci		opp-1200000000 {
15462306a36Sopenharmony_ci			opp-hz = /bits/ 64 <1200000000>;
15562306a36Sopenharmony_ci			opp-microvolt = <850000>;
15662306a36Sopenharmony_ci			opp-supported-hw = <0xe>, <0x7>;
15762306a36Sopenharmony_ci			clock-latency-ns = <150000>;
15862306a36Sopenharmony_ci			opp-suspend;
15962306a36Sopenharmony_ci		};
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci		opp-1600000000 {
16262306a36Sopenharmony_ci			opp-hz = /bits/ 64 <1600000000>;
16362306a36Sopenharmony_ci			opp-microvolt = <950000>;
16462306a36Sopenharmony_ci			opp-supported-hw = <0xc>, <0x7>;
16562306a36Sopenharmony_ci			clock-latency-ns = <150000>;
16662306a36Sopenharmony_ci			opp-suspend;
16762306a36Sopenharmony_ci		};
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci		opp-1800000000 {
17062306a36Sopenharmony_ci			opp-hz = /bits/ 64 <1800000000>;
17162306a36Sopenharmony_ci			opp-microvolt = <1000000>;
17262306a36Sopenharmony_ci			opp-supported-hw = <0x8>, <0x3>;
17362306a36Sopenharmony_ci			clock-latency-ns = <150000>;
17462306a36Sopenharmony_ci			opp-suspend;
17562306a36Sopenharmony_ci		};
17662306a36Sopenharmony_ci	};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	osc_32k: clock-osc-32k {
17962306a36Sopenharmony_ci		compatible = "fixed-clock";
18062306a36Sopenharmony_ci		#clock-cells = <0>;
18162306a36Sopenharmony_ci		clock-frequency = <32768>;
18262306a36Sopenharmony_ci		clock-output-names = "osc_32k";
18362306a36Sopenharmony_ci	};
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	osc_24m: clock-osc-24m {
18662306a36Sopenharmony_ci		compatible = "fixed-clock";
18762306a36Sopenharmony_ci		#clock-cells = <0>;
18862306a36Sopenharmony_ci		clock-frequency = <24000000>;
18962306a36Sopenharmony_ci		clock-output-names = "osc_24m";
19062306a36Sopenharmony_ci	};
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	clk_ext1: clock-ext1 {
19362306a36Sopenharmony_ci		compatible = "fixed-clock";
19462306a36Sopenharmony_ci		#clock-cells = <0>;
19562306a36Sopenharmony_ci		clock-frequency = <133000000>;
19662306a36Sopenharmony_ci		clock-output-names = "clk_ext1";
19762306a36Sopenharmony_ci	};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	clk_ext2: clock-ext2 {
20062306a36Sopenharmony_ci		compatible = "fixed-clock";
20162306a36Sopenharmony_ci		#clock-cells = <0>;
20262306a36Sopenharmony_ci		clock-frequency = <133000000>;
20362306a36Sopenharmony_ci		clock-output-names = "clk_ext2";
20462306a36Sopenharmony_ci	};
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	clk_ext3: clock-ext3 {
20762306a36Sopenharmony_ci		compatible = "fixed-clock";
20862306a36Sopenharmony_ci		#clock-cells = <0>;
20962306a36Sopenharmony_ci		clock-frequency = <133000000>;
21062306a36Sopenharmony_ci		clock-output-names = "clk_ext3";
21162306a36Sopenharmony_ci	};
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	clk_ext4: clock-ext4 {
21462306a36Sopenharmony_ci		compatible = "fixed-clock";
21562306a36Sopenharmony_ci		#clock-cells = <0>;
21662306a36Sopenharmony_ci		clock-frequency = <133000000>;
21762306a36Sopenharmony_ci		clock-output-names = "clk_ext4";
21862306a36Sopenharmony_ci	};
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci	psci {
22162306a36Sopenharmony_ci		compatible = "arm,psci-1.0";
22262306a36Sopenharmony_ci		method = "smc";
22362306a36Sopenharmony_ci	};
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	pmu {
22662306a36Sopenharmony_ci		compatible = "arm,cortex-a53-pmu";
22762306a36Sopenharmony_ci		interrupts = <GIC_PPI 7
22862306a36Sopenharmony_ci			     (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
22962306a36Sopenharmony_ci	};
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	timer {
23262306a36Sopenharmony_ci		compatible = "arm,armv8-timer";
23362306a36Sopenharmony_ci		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, /* Physical Secure */
23462306a36Sopenharmony_ci			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, /* Physical Non-Secure */
23562306a36Sopenharmony_ci			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, /* Virtual */
23662306a36Sopenharmony_ci			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; /* Hypervisor */
23762306a36Sopenharmony_ci		clock-frequency = <8000000>;
23862306a36Sopenharmony_ci		arm,no-tick-in-suspend;
23962306a36Sopenharmony_ci	};
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	thermal-zones {
24262306a36Sopenharmony_ci		cpu-thermal {
24362306a36Sopenharmony_ci			polling-delay-passive = <250>;
24462306a36Sopenharmony_ci			polling-delay = <2000>;
24562306a36Sopenharmony_ci			thermal-sensors = <&tmu>;
24662306a36Sopenharmony_ci			trips {
24762306a36Sopenharmony_ci				cpu_alert0: trip0 {
24862306a36Sopenharmony_ci					temperature = <85000>;
24962306a36Sopenharmony_ci					hysteresis = <2000>;
25062306a36Sopenharmony_ci					type = "passive";
25162306a36Sopenharmony_ci				};
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci				cpu_crit0: trip1 {
25462306a36Sopenharmony_ci					temperature = <95000>;
25562306a36Sopenharmony_ci					hysteresis = <2000>;
25662306a36Sopenharmony_ci					type = "critical";
25762306a36Sopenharmony_ci				};
25862306a36Sopenharmony_ci			};
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci			cooling-maps {
26162306a36Sopenharmony_ci				map0 {
26262306a36Sopenharmony_ci					trip = <&cpu_alert0>;
26362306a36Sopenharmony_ci					cooling-device =
26462306a36Sopenharmony_ci						<&A53_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
26562306a36Sopenharmony_ci						<&A53_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
26662306a36Sopenharmony_ci						<&A53_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
26762306a36Sopenharmony_ci						<&A53_3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
26862306a36Sopenharmony_ci				};
26962306a36Sopenharmony_ci			};
27062306a36Sopenharmony_ci		};
27162306a36Sopenharmony_ci	};
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci	usbphynop1: usbphynop1 {
27462306a36Sopenharmony_ci		#phy-cells = <0>;
27562306a36Sopenharmony_ci		compatible = "usb-nop-xceiv";
27662306a36Sopenharmony_ci		clocks = <&clk IMX8MM_CLK_USB_PHY_REF>;
27762306a36Sopenharmony_ci		assigned-clocks = <&clk IMX8MM_CLK_USB_PHY_REF>;
27862306a36Sopenharmony_ci		assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_100M>;
27962306a36Sopenharmony_ci		clock-names = "main_clk";
28062306a36Sopenharmony_ci		power-domains = <&pgc_otg1>;
28162306a36Sopenharmony_ci	};
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	usbphynop2: usbphynop2 {
28462306a36Sopenharmony_ci		#phy-cells = <0>;
28562306a36Sopenharmony_ci		compatible = "usb-nop-xceiv";
28662306a36Sopenharmony_ci		clocks = <&clk IMX8MM_CLK_USB_PHY_REF>;
28762306a36Sopenharmony_ci		assigned-clocks = <&clk IMX8MM_CLK_USB_PHY_REF>;
28862306a36Sopenharmony_ci		assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_100M>;
28962306a36Sopenharmony_ci		clock-names = "main_clk";
29062306a36Sopenharmony_ci		power-domains = <&pgc_otg2>;
29162306a36Sopenharmony_ci	};
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	soc: soc@0 {
29462306a36Sopenharmony_ci		compatible = "fsl,imx8mm-soc", "simple-bus";
29562306a36Sopenharmony_ci		#address-cells = <1>;
29662306a36Sopenharmony_ci		#size-cells = <1>;
29762306a36Sopenharmony_ci		ranges = <0x0 0x0 0x0 0x3e000000>;
29862306a36Sopenharmony_ci		dma-ranges = <0x40000000 0x0 0x40000000 0xc0000000>;
29962306a36Sopenharmony_ci		nvmem-cells = <&imx8mm_uid>;
30062306a36Sopenharmony_ci		nvmem-cell-names = "soc_unique_id";
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci		aips1: bus@30000000 {
30362306a36Sopenharmony_ci			compatible = "fsl,aips-bus", "simple-bus";
30462306a36Sopenharmony_ci			reg = <0x30000000 0x400000>;
30562306a36Sopenharmony_ci			#address-cells = <1>;
30662306a36Sopenharmony_ci			#size-cells = <1>;
30762306a36Sopenharmony_ci			ranges = <0x30000000 0x30000000 0x400000>;
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci			spba2: spba-bus@30000000 {
31062306a36Sopenharmony_ci				compatible = "fsl,spba-bus", "simple-bus";
31162306a36Sopenharmony_ci				#address-cells = <1>;
31262306a36Sopenharmony_ci				#size-cells = <1>;
31362306a36Sopenharmony_ci				reg = <0x30000000 0x100000>;
31462306a36Sopenharmony_ci				ranges;
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci				sai1: sai@30010000 {
31762306a36Sopenharmony_ci					#sound-dai-cells = <0>;
31862306a36Sopenharmony_ci					compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai";
31962306a36Sopenharmony_ci					reg = <0x30010000 0x10000>;
32062306a36Sopenharmony_ci					interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
32162306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_SAI1_IPG>,
32262306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_SAI1_ROOT>,
32362306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>;
32462306a36Sopenharmony_ci					clock-names = "bus", "mclk1", "mclk2", "mclk3";
32562306a36Sopenharmony_ci					dmas = <&sdma2 0 2 0>, <&sdma2 1 2 0>;
32662306a36Sopenharmony_ci					dma-names = "rx", "tx";
32762306a36Sopenharmony_ci					status = "disabled";
32862306a36Sopenharmony_ci				};
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci				sai2: sai@30020000 {
33162306a36Sopenharmony_ci					#sound-dai-cells = <0>;
33262306a36Sopenharmony_ci					compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai";
33362306a36Sopenharmony_ci					reg = <0x30020000 0x10000>;
33462306a36Sopenharmony_ci					interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
33562306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_SAI2_IPG>,
33662306a36Sopenharmony_ci						<&clk IMX8MM_CLK_SAI2_ROOT>,
33762306a36Sopenharmony_ci						<&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>;
33862306a36Sopenharmony_ci					clock-names = "bus", "mclk1", "mclk2", "mclk3";
33962306a36Sopenharmony_ci					dmas = <&sdma2 2 2 0>, <&sdma2 3 2 0>;
34062306a36Sopenharmony_ci					dma-names = "rx", "tx";
34162306a36Sopenharmony_ci					status = "disabled";
34262306a36Sopenharmony_ci				};
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci				sai3: sai@30030000 {
34562306a36Sopenharmony_ci					#sound-dai-cells = <0>;
34662306a36Sopenharmony_ci					compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai";
34762306a36Sopenharmony_ci					reg = <0x30030000 0x10000>;
34862306a36Sopenharmony_ci					interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
34962306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_SAI3_IPG>,
35062306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_SAI3_ROOT>,
35162306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>;
35262306a36Sopenharmony_ci					clock-names = "bus", "mclk1", "mclk2", "mclk3";
35362306a36Sopenharmony_ci					dmas = <&sdma2 4 2 0>, <&sdma2 5 2 0>;
35462306a36Sopenharmony_ci					dma-names = "rx", "tx";
35562306a36Sopenharmony_ci					status = "disabled";
35662306a36Sopenharmony_ci				};
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci				sai5: sai@30050000 {
35962306a36Sopenharmony_ci					#sound-dai-cells = <0>;
36062306a36Sopenharmony_ci					compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai";
36162306a36Sopenharmony_ci					reg = <0x30050000 0x10000>;
36262306a36Sopenharmony_ci					interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
36362306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_SAI5_IPG>,
36462306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_SAI5_ROOT>,
36562306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>;
36662306a36Sopenharmony_ci					clock-names = "bus", "mclk1", "mclk2", "mclk3";
36762306a36Sopenharmony_ci					dmas = <&sdma2 8 2 0>, <&sdma2 9 2 0>;
36862306a36Sopenharmony_ci					dma-names = "rx", "tx";
36962306a36Sopenharmony_ci					status = "disabled";
37062306a36Sopenharmony_ci				};
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci				sai6: sai@30060000 {
37362306a36Sopenharmony_ci					#sound-dai-cells = <0>;
37462306a36Sopenharmony_ci					compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai";
37562306a36Sopenharmony_ci					reg = <0x30060000 0x10000>;
37662306a36Sopenharmony_ci					interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
37762306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_SAI6_IPG>,
37862306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_SAI6_ROOT>,
37962306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>;
38062306a36Sopenharmony_ci					clock-names = "bus", "mclk1", "mclk2", "mclk3";
38162306a36Sopenharmony_ci					dmas = <&sdma2 10 2 0>, <&sdma2 11 2 0>;
38262306a36Sopenharmony_ci					dma-names = "rx", "tx";
38362306a36Sopenharmony_ci					status = "disabled";
38462306a36Sopenharmony_ci				};
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci				micfil: audio-controller@30080000 {
38762306a36Sopenharmony_ci					compatible = "fsl,imx8mm-micfil";
38862306a36Sopenharmony_ci					reg = <0x30080000 0x10000>;
38962306a36Sopenharmony_ci					interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
39062306a36Sopenharmony_ci						     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
39162306a36Sopenharmony_ci						     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
39262306a36Sopenharmony_ci						     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
39362306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_PDM_IPG>,
39462306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_PDM_ROOT>,
39562306a36Sopenharmony_ci						 <&clk IMX8MM_AUDIO_PLL1_OUT>,
39662306a36Sopenharmony_ci						 <&clk IMX8MM_AUDIO_PLL2_OUT>,
39762306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_EXT3>;
39862306a36Sopenharmony_ci					clock-names = "ipg_clk", "ipg_clk_app",
39962306a36Sopenharmony_ci						      "pll8k", "pll11k", "clkext3";
40062306a36Sopenharmony_ci					dmas = <&sdma2 24 25 0x80000000>;
40162306a36Sopenharmony_ci					dma-names = "rx";
40262306a36Sopenharmony_ci					#sound-dai-cells = <0>;
40362306a36Sopenharmony_ci					status = "disabled";
40462306a36Sopenharmony_ci				};
40562306a36Sopenharmony_ci
40662306a36Sopenharmony_ci				spdif1: spdif@30090000 {
40762306a36Sopenharmony_ci					compatible = "fsl,imx35-spdif";
40862306a36Sopenharmony_ci					reg = <0x30090000 0x10000>;
40962306a36Sopenharmony_ci					interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
41062306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_AUDIO_AHB>, /* core */
41162306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_24M>, /* rxtx0 */
41262306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_SPDIF1>, /* rxtx1 */
41362306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_DUMMY>, /* rxtx2 */
41462306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_DUMMY>, /* rxtx3 */
41562306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_DUMMY>, /* rxtx4 */
41662306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_AUDIO_AHB>, /* rxtx5 */
41762306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_DUMMY>, /* rxtx6 */
41862306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_DUMMY>, /* rxtx7 */
41962306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_DUMMY>; /* spba */
42062306a36Sopenharmony_ci					clock-names = "core", "rxtx0",
42162306a36Sopenharmony_ci						      "rxtx1", "rxtx2",
42262306a36Sopenharmony_ci						      "rxtx3", "rxtx4",
42362306a36Sopenharmony_ci						      "rxtx5", "rxtx6",
42462306a36Sopenharmony_ci						      "rxtx7", "spba";
42562306a36Sopenharmony_ci					dmas = <&sdma2 28 18 0>, <&sdma2 29 18 0>;
42662306a36Sopenharmony_ci					dma-names = "rx", "tx";
42762306a36Sopenharmony_ci					status = "disabled";
42862306a36Sopenharmony_ci				};
42962306a36Sopenharmony_ci			};
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_ci			gpio1: gpio@30200000 {
43262306a36Sopenharmony_ci				compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio";
43362306a36Sopenharmony_ci				reg = <0x30200000 0x10000>;
43462306a36Sopenharmony_ci				interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>,
43562306a36Sopenharmony_ci					     <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
43662306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_GPIO1_ROOT>;
43762306a36Sopenharmony_ci				gpio-controller;
43862306a36Sopenharmony_ci				#gpio-cells = <2>;
43962306a36Sopenharmony_ci				interrupt-controller;
44062306a36Sopenharmony_ci				#interrupt-cells = <2>;
44162306a36Sopenharmony_ci				gpio-ranges = <&iomuxc 0 10 30>;
44262306a36Sopenharmony_ci			};
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_ci			gpio2: gpio@30210000 {
44562306a36Sopenharmony_ci				compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio";
44662306a36Sopenharmony_ci				reg = <0x30210000 0x10000>;
44762306a36Sopenharmony_ci				interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
44862306a36Sopenharmony_ci					     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
44962306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_GPIO2_ROOT>;
45062306a36Sopenharmony_ci				gpio-controller;
45162306a36Sopenharmony_ci				#gpio-cells = <2>;
45262306a36Sopenharmony_ci				interrupt-controller;
45362306a36Sopenharmony_ci				#interrupt-cells = <2>;
45462306a36Sopenharmony_ci				gpio-ranges = <&iomuxc 0 40 21>;
45562306a36Sopenharmony_ci			};
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ci			gpio3: gpio@30220000 {
45862306a36Sopenharmony_ci				compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio";
45962306a36Sopenharmony_ci				reg = <0x30220000 0x10000>;
46062306a36Sopenharmony_ci				interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
46162306a36Sopenharmony_ci					     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
46262306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_GPIO3_ROOT>;
46362306a36Sopenharmony_ci				gpio-controller;
46462306a36Sopenharmony_ci				#gpio-cells = <2>;
46562306a36Sopenharmony_ci				interrupt-controller;
46662306a36Sopenharmony_ci				#interrupt-cells = <2>;
46762306a36Sopenharmony_ci				gpio-ranges = <&iomuxc 0 61 26>;
46862306a36Sopenharmony_ci			};
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_ci			gpio4: gpio@30230000 {
47162306a36Sopenharmony_ci				compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio";
47262306a36Sopenharmony_ci				reg = <0x30230000 0x10000>;
47362306a36Sopenharmony_ci				interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
47462306a36Sopenharmony_ci					     <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
47562306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_GPIO4_ROOT>;
47662306a36Sopenharmony_ci				gpio-controller;
47762306a36Sopenharmony_ci				#gpio-cells = <2>;
47862306a36Sopenharmony_ci				interrupt-controller;
47962306a36Sopenharmony_ci				#interrupt-cells = <2>;
48062306a36Sopenharmony_ci				gpio-ranges = <&iomuxc 0 87 32>;
48162306a36Sopenharmony_ci			};
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci			gpio5: gpio@30240000 {
48462306a36Sopenharmony_ci				compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio";
48562306a36Sopenharmony_ci				reg = <0x30240000 0x10000>;
48662306a36Sopenharmony_ci				interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
48762306a36Sopenharmony_ci					     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
48862306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_GPIO5_ROOT>;
48962306a36Sopenharmony_ci				gpio-controller;
49062306a36Sopenharmony_ci				#gpio-cells = <2>;
49162306a36Sopenharmony_ci				interrupt-controller;
49262306a36Sopenharmony_ci				#interrupt-cells = <2>;
49362306a36Sopenharmony_ci				gpio-ranges = <&iomuxc 0 119 30>;
49462306a36Sopenharmony_ci			};
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci			tmu: tmu@30260000 {
49762306a36Sopenharmony_ci				compatible = "fsl,imx8mm-tmu";
49862306a36Sopenharmony_ci				reg = <0x30260000 0x10000>;
49962306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_TMU_ROOT>;
50062306a36Sopenharmony_ci				nvmem-cells = <&tmu_calib>;
50162306a36Sopenharmony_ci				nvmem-cell-names = "calib";
50262306a36Sopenharmony_ci				#thermal-sensor-cells = <0>;
50362306a36Sopenharmony_ci			};
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_ci			wdog1: watchdog@30280000 {
50662306a36Sopenharmony_ci				compatible = "fsl,imx8mm-wdt", "fsl,imx21-wdt";
50762306a36Sopenharmony_ci				reg = <0x30280000 0x10000>;
50862306a36Sopenharmony_ci				interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
50962306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_WDOG1_ROOT>;
51062306a36Sopenharmony_ci				status = "disabled";
51162306a36Sopenharmony_ci			};
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_ci			wdog2: watchdog@30290000 {
51462306a36Sopenharmony_ci				compatible = "fsl,imx8mm-wdt", "fsl,imx21-wdt";
51562306a36Sopenharmony_ci				reg = <0x30290000 0x10000>;
51662306a36Sopenharmony_ci				interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
51762306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_WDOG2_ROOT>;
51862306a36Sopenharmony_ci				status = "disabled";
51962306a36Sopenharmony_ci			};
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_ci			wdog3: watchdog@302a0000 {
52262306a36Sopenharmony_ci				compatible = "fsl,imx8mm-wdt", "fsl,imx21-wdt";
52362306a36Sopenharmony_ci				reg = <0x302a0000 0x10000>;
52462306a36Sopenharmony_ci				interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
52562306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_WDOG3_ROOT>;
52662306a36Sopenharmony_ci				status = "disabled";
52762306a36Sopenharmony_ci			};
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_ci			sdma2: dma-controller@302c0000 {
53062306a36Sopenharmony_ci				compatible = "fsl,imx8mm-sdma", "fsl,imx8mq-sdma";
53162306a36Sopenharmony_ci				reg = <0x302c0000 0x10000>;
53262306a36Sopenharmony_ci				interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
53362306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_SDMA2_ROOT>,
53462306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_SDMA2_ROOT>;
53562306a36Sopenharmony_ci				clock-names = "ipg", "ahb";
53662306a36Sopenharmony_ci				#dma-cells = <3>;
53762306a36Sopenharmony_ci				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin";
53862306a36Sopenharmony_ci			};
53962306a36Sopenharmony_ci
54062306a36Sopenharmony_ci			sdma3: dma-controller@302b0000 {
54162306a36Sopenharmony_ci				compatible = "fsl,imx8mm-sdma", "fsl,imx8mq-sdma";
54262306a36Sopenharmony_ci				reg = <0x302b0000 0x10000>;
54362306a36Sopenharmony_ci				interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
54462306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_SDMA3_ROOT>,
54562306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_SDMA3_ROOT>;
54662306a36Sopenharmony_ci				clock-names = "ipg", "ahb";
54762306a36Sopenharmony_ci				#dma-cells = <3>;
54862306a36Sopenharmony_ci				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin";
54962306a36Sopenharmony_ci			};
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_ci			iomuxc: pinctrl@30330000 {
55262306a36Sopenharmony_ci				compatible = "fsl,imx8mm-iomuxc";
55362306a36Sopenharmony_ci				reg = <0x30330000 0x10000>;
55462306a36Sopenharmony_ci			};
55562306a36Sopenharmony_ci
55662306a36Sopenharmony_ci			gpr: syscon@30340000 {
55762306a36Sopenharmony_ci				compatible = "fsl,imx8mm-iomuxc-gpr", "syscon";
55862306a36Sopenharmony_ci				reg = <0x30340000 0x10000>;
55962306a36Sopenharmony_ci			};
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_ci			ocotp: efuse@30350000 {
56262306a36Sopenharmony_ci				compatible = "fsl,imx8mm-ocotp", "syscon";
56362306a36Sopenharmony_ci				reg = <0x30350000 0x10000>;
56462306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_OCOTP_ROOT>;
56562306a36Sopenharmony_ci				/* For nvmem subnodes */
56662306a36Sopenharmony_ci				#address-cells = <1>;
56762306a36Sopenharmony_ci				#size-cells = <1>;
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_ci				/*
57062306a36Sopenharmony_ci				 * The register address below maps to the MX8M
57162306a36Sopenharmony_ci				 * Fusemap Description Table entries this way.
57262306a36Sopenharmony_ci				 * Assuming
57362306a36Sopenharmony_ci				 *   reg = <ADDR SIZE>;
57462306a36Sopenharmony_ci				 * then
57562306a36Sopenharmony_ci				 *   Fuse Address = (ADDR * 4) + 0x400
57662306a36Sopenharmony_ci				 * Note that if SIZE is greater than 4, then
57762306a36Sopenharmony_ci				 * each subsequent fuse is located at offset
57862306a36Sopenharmony_ci				 * +0x10 in Fusemap Description Table (e.g.
57962306a36Sopenharmony_ci				 * reg = <0x4 0x8> describes fuses 0x410 and
58062306a36Sopenharmony_ci				 * 0x420).
58162306a36Sopenharmony_ci				 */
58262306a36Sopenharmony_ci				imx8mm_uid: unique-id@4 { /* 0x410-0x420 */
58362306a36Sopenharmony_ci					reg = <0x4 0x8>;
58462306a36Sopenharmony_ci				};
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_ci				cpu_speed_grade: speed-grade@10 { /* 0x440 */
58762306a36Sopenharmony_ci					reg = <0x10 4>;
58862306a36Sopenharmony_ci				};
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_ci				tmu_calib: calib@3c { /* 0x4f0 */
59162306a36Sopenharmony_ci					reg = <0x3c 4>;
59262306a36Sopenharmony_ci				};
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci				fec_mac_address: mac-address@90 { /* 0x640 */
59562306a36Sopenharmony_ci					reg = <0x90 6>;
59662306a36Sopenharmony_ci				};
59762306a36Sopenharmony_ci			};
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_ci			anatop: clock-controller@30360000 {
60062306a36Sopenharmony_ci				compatible = "fsl,imx8mm-anatop";
60162306a36Sopenharmony_ci				reg = <0x30360000 0x10000>;
60262306a36Sopenharmony_ci				#clock-cells = <1>;
60362306a36Sopenharmony_ci			};
60462306a36Sopenharmony_ci
60562306a36Sopenharmony_ci			snvs: snvs@30370000 {
60662306a36Sopenharmony_ci				compatible = "fsl,sec-v4.0-mon","syscon", "simple-mfd";
60762306a36Sopenharmony_ci				reg = <0x30370000 0x10000>;
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_ci				snvs_rtc: snvs-rtc-lp {
61062306a36Sopenharmony_ci					compatible = "fsl,sec-v4.0-mon-rtc-lp";
61162306a36Sopenharmony_ci					regmap = <&snvs>;
61262306a36Sopenharmony_ci					offset = <0x34>;
61362306a36Sopenharmony_ci					interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
61462306a36Sopenharmony_ci						     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
61562306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_SNVS_ROOT>;
61662306a36Sopenharmony_ci					clock-names = "snvs-rtc";
61762306a36Sopenharmony_ci				};
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_ci				snvs_pwrkey: snvs-powerkey {
62062306a36Sopenharmony_ci					compatible = "fsl,sec-v4.0-pwrkey";
62162306a36Sopenharmony_ci					regmap = <&snvs>;
62262306a36Sopenharmony_ci					interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
62362306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_SNVS_ROOT>;
62462306a36Sopenharmony_ci					clock-names = "snvs-pwrkey";
62562306a36Sopenharmony_ci					linux,keycode = <KEY_POWER>;
62662306a36Sopenharmony_ci					wakeup-source;
62762306a36Sopenharmony_ci					status = "disabled";
62862306a36Sopenharmony_ci				};
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_ci				snvs_lpgpr: snvs-lpgpr {
63162306a36Sopenharmony_ci					compatible = "fsl,imx8mm-snvs-lpgpr",
63262306a36Sopenharmony_ci						     "fsl,imx7d-snvs-lpgpr";
63362306a36Sopenharmony_ci				};
63462306a36Sopenharmony_ci			};
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_ci			clk: clock-controller@30380000 {
63762306a36Sopenharmony_ci				compatible = "fsl,imx8mm-ccm";
63862306a36Sopenharmony_ci				reg = <0x30380000 0x10000>;
63962306a36Sopenharmony_ci				#clock-cells = <1>;
64062306a36Sopenharmony_ci				clocks = <&osc_32k>, <&osc_24m>, <&clk_ext1>, <&clk_ext2>,
64162306a36Sopenharmony_ci					 <&clk_ext3>, <&clk_ext4>;
64262306a36Sopenharmony_ci				clock-names = "osc_32k", "osc_24m", "clk_ext1", "clk_ext2",
64362306a36Sopenharmony_ci					      "clk_ext3", "clk_ext4";
64462306a36Sopenharmony_ci				assigned-clocks = <&clk IMX8MM_CLK_A53_SRC>,
64562306a36Sopenharmony_ci						<&clk IMX8MM_CLK_A53_CORE>,
64662306a36Sopenharmony_ci						<&clk IMX8MM_CLK_NOC>,
64762306a36Sopenharmony_ci						<&clk IMX8MM_CLK_AUDIO_AHB>,
64862306a36Sopenharmony_ci						<&clk IMX8MM_CLK_IPG_AUDIO_ROOT>,
64962306a36Sopenharmony_ci						<&clk IMX8MM_SYS_PLL3>,
65062306a36Sopenharmony_ci						<&clk IMX8MM_VIDEO_PLL1>,
65162306a36Sopenharmony_ci						<&clk IMX8MM_AUDIO_PLL1>;
65262306a36Sopenharmony_ci				assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_800M>,
65362306a36Sopenharmony_ci							 <&clk IMX8MM_ARM_PLL_OUT>,
65462306a36Sopenharmony_ci							 <&clk IMX8MM_SYS_PLL3_OUT>,
65562306a36Sopenharmony_ci							 <&clk IMX8MM_SYS_PLL1_800M>;
65662306a36Sopenharmony_ci				assigned-clock-rates = <0>, <0>, <0>,
65762306a36Sopenharmony_ci							<400000000>,
65862306a36Sopenharmony_ci							<400000000>,
65962306a36Sopenharmony_ci							<750000000>,
66062306a36Sopenharmony_ci							<594000000>,
66162306a36Sopenharmony_ci							<393216000>;
66262306a36Sopenharmony_ci			};
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_ci			src: reset-controller@30390000 {
66562306a36Sopenharmony_ci				compatible = "fsl,imx8mm-src", "fsl,imx8mq-src", "syscon";
66662306a36Sopenharmony_ci				reg = <0x30390000 0x10000>;
66762306a36Sopenharmony_ci				interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
66862306a36Sopenharmony_ci				#reset-cells = <1>;
66962306a36Sopenharmony_ci			};
67062306a36Sopenharmony_ci
67162306a36Sopenharmony_ci			gpc: gpc@303a0000 {
67262306a36Sopenharmony_ci				compatible = "fsl,imx8mm-gpc";
67362306a36Sopenharmony_ci				reg = <0x303a0000 0x10000>;
67462306a36Sopenharmony_ci				interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
67562306a36Sopenharmony_ci				interrupt-parent = <&gic>;
67662306a36Sopenharmony_ci				interrupt-controller;
67762306a36Sopenharmony_ci				#interrupt-cells = <3>;
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_ci				pgc {
68062306a36Sopenharmony_ci					#address-cells = <1>;
68162306a36Sopenharmony_ci					#size-cells = <0>;
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci					pgc_hsiomix: power-domain@0 {
68462306a36Sopenharmony_ci						#power-domain-cells = <0>;
68562306a36Sopenharmony_ci						reg = <IMX8MM_POWER_DOMAIN_HSIOMIX>;
68662306a36Sopenharmony_ci						clocks = <&clk IMX8MM_CLK_USB_BUS>;
68762306a36Sopenharmony_ci						assigned-clocks = <&clk IMX8MM_CLK_USB_BUS>;
68862306a36Sopenharmony_ci						assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_500M>;
68962306a36Sopenharmony_ci					};
69062306a36Sopenharmony_ci
69162306a36Sopenharmony_ci					pgc_pcie: power-domain@1 {
69262306a36Sopenharmony_ci						#power-domain-cells = <0>;
69362306a36Sopenharmony_ci						reg = <IMX8MM_POWER_DOMAIN_PCIE>;
69462306a36Sopenharmony_ci						power-domains = <&pgc_hsiomix>;
69562306a36Sopenharmony_ci						clocks = <&clk IMX8MM_CLK_PCIE1_ROOT>;
69662306a36Sopenharmony_ci					};
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci					pgc_otg1: power-domain@2 {
69962306a36Sopenharmony_ci						#power-domain-cells = <0>;
70062306a36Sopenharmony_ci						reg = <IMX8MM_POWER_DOMAIN_OTG1>;
70162306a36Sopenharmony_ci					};
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_ci					pgc_otg2: power-domain@3 {
70462306a36Sopenharmony_ci						#power-domain-cells = <0>;
70562306a36Sopenharmony_ci						reg = <IMX8MM_POWER_DOMAIN_OTG2>;
70662306a36Sopenharmony_ci					};
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_ci					pgc_gpumix: power-domain@4 {
70962306a36Sopenharmony_ci						#power-domain-cells = <0>;
71062306a36Sopenharmony_ci						reg = <IMX8MM_POWER_DOMAIN_GPUMIX>;
71162306a36Sopenharmony_ci						clocks = <&clk IMX8MM_CLK_GPU_BUS_ROOT>,
71262306a36Sopenharmony_ci							 <&clk IMX8MM_CLK_GPU_AHB>;
71362306a36Sopenharmony_ci						assigned-clocks = <&clk IMX8MM_CLK_GPU_AXI>,
71462306a36Sopenharmony_ci								  <&clk IMX8MM_CLK_GPU_AHB>;
71562306a36Sopenharmony_ci						assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_800M>,
71662306a36Sopenharmony_ci									 <&clk IMX8MM_SYS_PLL1_800M>;
71762306a36Sopenharmony_ci						assigned-clock-rates = <800000000>, <400000000>;
71862306a36Sopenharmony_ci					};
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_ci					pgc_gpu: power-domain@5 {
72162306a36Sopenharmony_ci						#power-domain-cells = <0>;
72262306a36Sopenharmony_ci						reg = <IMX8MM_POWER_DOMAIN_GPU>;
72362306a36Sopenharmony_ci						clocks = <&clk IMX8MM_CLK_GPU_AHB>,
72462306a36Sopenharmony_ci							 <&clk IMX8MM_CLK_GPU_BUS_ROOT>,
72562306a36Sopenharmony_ci							 <&clk IMX8MM_CLK_GPU2D_ROOT>,
72662306a36Sopenharmony_ci							 <&clk IMX8MM_CLK_GPU3D_ROOT>;
72762306a36Sopenharmony_ci						resets = <&src IMX8MQ_RESET_GPU_RESET>;
72862306a36Sopenharmony_ci						power-domains = <&pgc_gpumix>;
72962306a36Sopenharmony_ci					};
73062306a36Sopenharmony_ci
73162306a36Sopenharmony_ci					pgc_vpumix: power-domain@6 {
73262306a36Sopenharmony_ci						#power-domain-cells = <0>;
73362306a36Sopenharmony_ci						reg = <IMX8MM_POWER_DOMAIN_VPUMIX>;
73462306a36Sopenharmony_ci						clocks = <&clk IMX8MM_CLK_VPU_DEC_ROOT>;
73562306a36Sopenharmony_ci						assigned-clocks = <&clk IMX8MM_CLK_VPU_BUS>;
73662306a36Sopenharmony_ci						assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_800M>;
73762306a36Sopenharmony_ci					};
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_ci					pgc_vpu_g1: power-domain@7 {
74062306a36Sopenharmony_ci						#power-domain-cells = <0>;
74162306a36Sopenharmony_ci						reg = <IMX8MM_POWER_DOMAIN_VPUG1>;
74262306a36Sopenharmony_ci					};
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_ci					pgc_vpu_g2: power-domain@8 {
74562306a36Sopenharmony_ci						#power-domain-cells = <0>;
74662306a36Sopenharmony_ci						reg = <IMX8MM_POWER_DOMAIN_VPUG2>;
74762306a36Sopenharmony_ci					};
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_ci					pgc_vpu_h1: power-domain@9 {
75062306a36Sopenharmony_ci						#power-domain-cells = <0>;
75162306a36Sopenharmony_ci						reg = <IMX8MM_POWER_DOMAIN_VPUH1>;
75262306a36Sopenharmony_ci					};
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_ci					pgc_dispmix: power-domain@10 {
75562306a36Sopenharmony_ci						#power-domain-cells = <0>;
75662306a36Sopenharmony_ci						reg = <IMX8MM_POWER_DOMAIN_DISPMIX>;
75762306a36Sopenharmony_ci						clocks = <&clk IMX8MM_CLK_DISP_APB_ROOT>,
75862306a36Sopenharmony_ci							 <&clk IMX8MM_CLK_DISP_AXI_ROOT>;
75962306a36Sopenharmony_ci						assigned-clocks = <&clk IMX8MM_CLK_DISP_AXI>,
76062306a36Sopenharmony_ci								  <&clk IMX8MM_CLK_DISP_APB>;
76162306a36Sopenharmony_ci						assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_1000M>,
76262306a36Sopenharmony_ci									 <&clk IMX8MM_SYS_PLL1_800M>;
76362306a36Sopenharmony_ci						assigned-clock-rates = <500000000>, <200000000>;
76462306a36Sopenharmony_ci					};
76562306a36Sopenharmony_ci
76662306a36Sopenharmony_ci					pgc_mipi: power-domain@11 {
76762306a36Sopenharmony_ci						#power-domain-cells = <0>;
76862306a36Sopenharmony_ci						reg = <IMX8MM_POWER_DOMAIN_MIPI>;
76962306a36Sopenharmony_ci					};
77062306a36Sopenharmony_ci				};
77162306a36Sopenharmony_ci			};
77262306a36Sopenharmony_ci		};
77362306a36Sopenharmony_ci
77462306a36Sopenharmony_ci		aips2: bus@30400000 {
77562306a36Sopenharmony_ci			compatible = "fsl,aips-bus", "simple-bus";
77662306a36Sopenharmony_ci			reg = <0x30400000 0x400000>;
77762306a36Sopenharmony_ci			#address-cells = <1>;
77862306a36Sopenharmony_ci			#size-cells = <1>;
77962306a36Sopenharmony_ci			ranges = <0x30400000 0x30400000 0x400000>;
78062306a36Sopenharmony_ci
78162306a36Sopenharmony_ci			pwm1: pwm@30660000 {
78262306a36Sopenharmony_ci				compatible = "fsl,imx8mm-pwm", "fsl,imx27-pwm";
78362306a36Sopenharmony_ci				reg = <0x30660000 0x10000>;
78462306a36Sopenharmony_ci				interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
78562306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_PWM1_ROOT>,
78662306a36Sopenharmony_ci					<&clk IMX8MM_CLK_PWM1_ROOT>;
78762306a36Sopenharmony_ci				clock-names = "ipg", "per";
78862306a36Sopenharmony_ci				#pwm-cells = <3>;
78962306a36Sopenharmony_ci				status = "disabled";
79062306a36Sopenharmony_ci			};
79162306a36Sopenharmony_ci
79262306a36Sopenharmony_ci			pwm2: pwm@30670000 {
79362306a36Sopenharmony_ci				compatible = "fsl,imx8mm-pwm", "fsl,imx27-pwm";
79462306a36Sopenharmony_ci				reg = <0x30670000 0x10000>;
79562306a36Sopenharmony_ci				interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
79662306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_PWM2_ROOT>,
79762306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_PWM2_ROOT>;
79862306a36Sopenharmony_ci				clock-names = "ipg", "per";
79962306a36Sopenharmony_ci				#pwm-cells = <3>;
80062306a36Sopenharmony_ci				status = "disabled";
80162306a36Sopenharmony_ci			};
80262306a36Sopenharmony_ci
80362306a36Sopenharmony_ci			pwm3: pwm@30680000 {
80462306a36Sopenharmony_ci				compatible = "fsl,imx8mm-pwm", "fsl,imx27-pwm";
80562306a36Sopenharmony_ci				reg = <0x30680000 0x10000>;
80662306a36Sopenharmony_ci				interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
80762306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_PWM3_ROOT>,
80862306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_PWM3_ROOT>;
80962306a36Sopenharmony_ci				clock-names = "ipg", "per";
81062306a36Sopenharmony_ci				#pwm-cells = <3>;
81162306a36Sopenharmony_ci				status = "disabled";
81262306a36Sopenharmony_ci			};
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci			pwm4: pwm@30690000 {
81562306a36Sopenharmony_ci				compatible = "fsl,imx8mm-pwm", "fsl,imx27-pwm";
81662306a36Sopenharmony_ci				reg = <0x30690000 0x10000>;
81762306a36Sopenharmony_ci				interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
81862306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_PWM4_ROOT>,
81962306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_PWM4_ROOT>;
82062306a36Sopenharmony_ci				clock-names = "ipg", "per";
82162306a36Sopenharmony_ci				#pwm-cells = <3>;
82262306a36Sopenharmony_ci				status = "disabled";
82362306a36Sopenharmony_ci			};
82462306a36Sopenharmony_ci
82562306a36Sopenharmony_ci			system_counter: timer@306a0000 {
82662306a36Sopenharmony_ci				compatible = "nxp,sysctr-timer";
82762306a36Sopenharmony_ci				reg = <0x306a0000 0x20000>;
82862306a36Sopenharmony_ci				interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
82962306a36Sopenharmony_ci				clocks = <&osc_24m>;
83062306a36Sopenharmony_ci				clock-names = "per";
83162306a36Sopenharmony_ci			};
83262306a36Sopenharmony_ci		};
83362306a36Sopenharmony_ci
83462306a36Sopenharmony_ci		aips3: bus@30800000 {
83562306a36Sopenharmony_ci			compatible = "fsl,aips-bus", "simple-bus";
83662306a36Sopenharmony_ci			reg = <0x30800000 0x400000>;
83762306a36Sopenharmony_ci			#address-cells = <1>;
83862306a36Sopenharmony_ci			#size-cells = <1>;
83962306a36Sopenharmony_ci			ranges = <0x30800000 0x30800000 0x400000>,
84062306a36Sopenharmony_ci				 <0x8000000 0x8000000 0x10000000>;
84162306a36Sopenharmony_ci
84262306a36Sopenharmony_ci			spba1: spba-bus@30800000 {
84362306a36Sopenharmony_ci				compatible = "fsl,spba-bus", "simple-bus";
84462306a36Sopenharmony_ci				#address-cells = <1>;
84562306a36Sopenharmony_ci				#size-cells = <1>;
84662306a36Sopenharmony_ci				reg = <0x30800000 0x100000>;
84762306a36Sopenharmony_ci				ranges;
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_ci				ecspi1: spi@30820000 {
85062306a36Sopenharmony_ci					compatible = "fsl,imx8mm-ecspi", "fsl,imx51-ecspi";
85162306a36Sopenharmony_ci					#address-cells = <1>;
85262306a36Sopenharmony_ci					#size-cells = <0>;
85362306a36Sopenharmony_ci					reg = <0x30820000 0x10000>;
85462306a36Sopenharmony_ci					interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
85562306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_ECSPI1_ROOT>,
85662306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_ECSPI1_ROOT>;
85762306a36Sopenharmony_ci					clock-names = "ipg", "per";
85862306a36Sopenharmony_ci					dmas = <&sdma1 0 7 1>, <&sdma1 1 7 2>;
85962306a36Sopenharmony_ci					dma-names = "rx", "tx";
86062306a36Sopenharmony_ci					status = "disabled";
86162306a36Sopenharmony_ci				};
86262306a36Sopenharmony_ci
86362306a36Sopenharmony_ci				ecspi2: spi@30830000 {
86462306a36Sopenharmony_ci					compatible = "fsl,imx8mm-ecspi", "fsl,imx51-ecspi";
86562306a36Sopenharmony_ci					#address-cells = <1>;
86662306a36Sopenharmony_ci					#size-cells = <0>;
86762306a36Sopenharmony_ci					reg = <0x30830000 0x10000>;
86862306a36Sopenharmony_ci					interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
86962306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_ECSPI2_ROOT>,
87062306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_ECSPI2_ROOT>;
87162306a36Sopenharmony_ci					clock-names = "ipg", "per";
87262306a36Sopenharmony_ci					dmas = <&sdma1 2 7 1>, <&sdma1 3 7 2>;
87362306a36Sopenharmony_ci					dma-names = "rx", "tx";
87462306a36Sopenharmony_ci					status = "disabled";
87562306a36Sopenharmony_ci				};
87662306a36Sopenharmony_ci
87762306a36Sopenharmony_ci				ecspi3: spi@30840000 {
87862306a36Sopenharmony_ci					compatible = "fsl,imx8mm-ecspi", "fsl,imx51-ecspi";
87962306a36Sopenharmony_ci					#address-cells = <1>;
88062306a36Sopenharmony_ci					#size-cells = <0>;
88162306a36Sopenharmony_ci					reg = <0x30840000 0x10000>;
88262306a36Sopenharmony_ci					interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
88362306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_ECSPI3_ROOT>,
88462306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_ECSPI3_ROOT>;
88562306a36Sopenharmony_ci					clock-names = "ipg", "per";
88662306a36Sopenharmony_ci					dmas = <&sdma1 4 7 1>, <&sdma1 5 7 2>;
88762306a36Sopenharmony_ci					dma-names = "rx", "tx";
88862306a36Sopenharmony_ci					status = "disabled";
88962306a36Sopenharmony_ci				};
89062306a36Sopenharmony_ci
89162306a36Sopenharmony_ci				uart1: serial@30860000 {
89262306a36Sopenharmony_ci					compatible = "fsl,imx8mm-uart", "fsl,imx6q-uart";
89362306a36Sopenharmony_ci					reg = <0x30860000 0x10000>;
89462306a36Sopenharmony_ci					interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
89562306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_UART1_ROOT>,
89662306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_UART1_ROOT>;
89762306a36Sopenharmony_ci					clock-names = "ipg", "per";
89862306a36Sopenharmony_ci					dmas = <&sdma1 22 4 0>, <&sdma1 23 4 0>;
89962306a36Sopenharmony_ci					dma-names = "rx", "tx";
90062306a36Sopenharmony_ci					status = "disabled";
90162306a36Sopenharmony_ci				};
90262306a36Sopenharmony_ci
90362306a36Sopenharmony_ci				uart3: serial@30880000 {
90462306a36Sopenharmony_ci					compatible = "fsl,imx8mm-uart", "fsl,imx6q-uart";
90562306a36Sopenharmony_ci					reg = <0x30880000 0x10000>;
90662306a36Sopenharmony_ci					interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
90762306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_UART3_ROOT>,
90862306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_UART3_ROOT>;
90962306a36Sopenharmony_ci					clock-names = "ipg", "per";
91062306a36Sopenharmony_ci					dmas = <&sdma1 26 4 0>, <&sdma1 27 4 0>;
91162306a36Sopenharmony_ci					dma-names = "rx", "tx";
91262306a36Sopenharmony_ci					status = "disabled";
91362306a36Sopenharmony_ci				};
91462306a36Sopenharmony_ci
91562306a36Sopenharmony_ci				uart2: serial@30890000 {
91662306a36Sopenharmony_ci					compatible = "fsl,imx8mm-uart", "fsl,imx6q-uart";
91762306a36Sopenharmony_ci					reg = <0x30890000 0x10000>;
91862306a36Sopenharmony_ci					interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
91962306a36Sopenharmony_ci					clocks = <&clk IMX8MM_CLK_UART2_ROOT>,
92062306a36Sopenharmony_ci						 <&clk IMX8MM_CLK_UART2_ROOT>;
92162306a36Sopenharmony_ci					clock-names = "ipg", "per";
92262306a36Sopenharmony_ci					status = "disabled";
92362306a36Sopenharmony_ci				};
92462306a36Sopenharmony_ci			};
92562306a36Sopenharmony_ci
92662306a36Sopenharmony_ci			crypto: crypto@30900000 {
92762306a36Sopenharmony_ci				compatible = "fsl,sec-v4.0";
92862306a36Sopenharmony_ci				#address-cells = <1>;
92962306a36Sopenharmony_ci				#size-cells = <1>;
93062306a36Sopenharmony_ci				reg = <0x30900000 0x40000>;
93162306a36Sopenharmony_ci				ranges = <0 0x30900000 0x40000>;
93262306a36Sopenharmony_ci				interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
93362306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_AHB>,
93462306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_IPG_ROOT>;
93562306a36Sopenharmony_ci				clock-names = "aclk", "ipg";
93662306a36Sopenharmony_ci
93762306a36Sopenharmony_ci				sec_jr0: jr@1000 {
93862306a36Sopenharmony_ci					compatible = "fsl,sec-v4.0-job-ring";
93962306a36Sopenharmony_ci					reg = <0x1000 0x1000>;
94062306a36Sopenharmony_ci					interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
94162306a36Sopenharmony_ci					status = "disabled";
94262306a36Sopenharmony_ci				};
94362306a36Sopenharmony_ci
94462306a36Sopenharmony_ci				sec_jr1: jr@2000 {
94562306a36Sopenharmony_ci					compatible = "fsl,sec-v4.0-job-ring";
94662306a36Sopenharmony_ci					reg = <0x2000 0x1000>;
94762306a36Sopenharmony_ci					interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
94862306a36Sopenharmony_ci				};
94962306a36Sopenharmony_ci
95062306a36Sopenharmony_ci				sec_jr2: jr@3000 {
95162306a36Sopenharmony_ci					compatible = "fsl,sec-v4.0-job-ring";
95262306a36Sopenharmony_ci					reg = <0x3000 0x1000>;
95362306a36Sopenharmony_ci					interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
95462306a36Sopenharmony_ci				};
95562306a36Sopenharmony_ci			};
95662306a36Sopenharmony_ci
95762306a36Sopenharmony_ci			i2c1: i2c@30a20000 {
95862306a36Sopenharmony_ci				compatible = "fsl,imx8mm-i2c", "fsl,imx21-i2c";
95962306a36Sopenharmony_ci				#address-cells = <1>;
96062306a36Sopenharmony_ci				#size-cells = <0>;
96162306a36Sopenharmony_ci				reg = <0x30a20000 0x10000>;
96262306a36Sopenharmony_ci				interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
96362306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_I2C1_ROOT>;
96462306a36Sopenharmony_ci				status = "disabled";
96562306a36Sopenharmony_ci			};
96662306a36Sopenharmony_ci
96762306a36Sopenharmony_ci			i2c2: i2c@30a30000 {
96862306a36Sopenharmony_ci				compatible = "fsl,imx8mm-i2c", "fsl,imx21-i2c";
96962306a36Sopenharmony_ci				#address-cells = <1>;
97062306a36Sopenharmony_ci				#size-cells = <0>;
97162306a36Sopenharmony_ci				reg = <0x30a30000 0x10000>;
97262306a36Sopenharmony_ci				interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
97362306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_I2C2_ROOT>;
97462306a36Sopenharmony_ci				status = "disabled";
97562306a36Sopenharmony_ci			};
97662306a36Sopenharmony_ci
97762306a36Sopenharmony_ci			i2c3: i2c@30a40000 {
97862306a36Sopenharmony_ci				#address-cells = <1>;
97962306a36Sopenharmony_ci				#size-cells = <0>;
98062306a36Sopenharmony_ci				compatible = "fsl,imx8mm-i2c", "fsl,imx21-i2c";
98162306a36Sopenharmony_ci				reg = <0x30a40000 0x10000>;
98262306a36Sopenharmony_ci				interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
98362306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_I2C3_ROOT>;
98462306a36Sopenharmony_ci				status = "disabled";
98562306a36Sopenharmony_ci			};
98662306a36Sopenharmony_ci
98762306a36Sopenharmony_ci			i2c4: i2c@30a50000 {
98862306a36Sopenharmony_ci				compatible = "fsl,imx8mm-i2c", "fsl,imx21-i2c";
98962306a36Sopenharmony_ci				#address-cells = <1>;
99062306a36Sopenharmony_ci				#size-cells = <0>;
99162306a36Sopenharmony_ci				reg = <0x30a50000 0x10000>;
99262306a36Sopenharmony_ci				interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
99362306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_I2C4_ROOT>;
99462306a36Sopenharmony_ci				status = "disabled";
99562306a36Sopenharmony_ci			};
99662306a36Sopenharmony_ci
99762306a36Sopenharmony_ci			uart4: serial@30a60000 {
99862306a36Sopenharmony_ci				compatible = "fsl,imx8mm-uart", "fsl,imx6q-uart";
99962306a36Sopenharmony_ci				reg = <0x30a60000 0x10000>;
100062306a36Sopenharmony_ci				interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
100162306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_UART4_ROOT>,
100262306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_UART4_ROOT>;
100362306a36Sopenharmony_ci				clock-names = "ipg", "per";
100462306a36Sopenharmony_ci				dmas = <&sdma1 28 4 0>, <&sdma1 29 4 0>;
100562306a36Sopenharmony_ci				dma-names = "rx", "tx";
100662306a36Sopenharmony_ci				status = "disabled";
100762306a36Sopenharmony_ci			};
100862306a36Sopenharmony_ci
100962306a36Sopenharmony_ci			mu: mailbox@30aa0000 {
101062306a36Sopenharmony_ci				compatible = "fsl,imx8mm-mu", "fsl,imx6sx-mu";
101162306a36Sopenharmony_ci				reg = <0x30aa0000 0x10000>;
101262306a36Sopenharmony_ci				interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
101362306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_MU_ROOT>;
101462306a36Sopenharmony_ci				#mbox-cells = <2>;
101562306a36Sopenharmony_ci			};
101662306a36Sopenharmony_ci
101762306a36Sopenharmony_ci			usdhc1: mmc@30b40000 {
101862306a36Sopenharmony_ci				compatible = "fsl,imx8mm-usdhc", "fsl,imx7d-usdhc";
101962306a36Sopenharmony_ci				reg = <0x30b40000 0x10000>;
102062306a36Sopenharmony_ci				interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
102162306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_IPG_ROOT>,
102262306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_NAND_USDHC_BUS>,
102362306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_USDHC1_ROOT>;
102462306a36Sopenharmony_ci				clock-names = "ipg", "ahb", "per";
102562306a36Sopenharmony_ci				fsl,tuning-start-tap = <20>;
102662306a36Sopenharmony_ci				fsl,tuning-step = <2>;
102762306a36Sopenharmony_ci				bus-width = <4>;
102862306a36Sopenharmony_ci				status = "disabled";
102962306a36Sopenharmony_ci			};
103062306a36Sopenharmony_ci
103162306a36Sopenharmony_ci			usdhc2: mmc@30b50000 {
103262306a36Sopenharmony_ci				compatible = "fsl,imx8mm-usdhc", "fsl,imx7d-usdhc";
103362306a36Sopenharmony_ci				reg = <0x30b50000 0x10000>;
103462306a36Sopenharmony_ci				interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
103562306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_IPG_ROOT>,
103662306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_NAND_USDHC_BUS>,
103762306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_USDHC2_ROOT>;
103862306a36Sopenharmony_ci				clock-names = "ipg", "ahb", "per";
103962306a36Sopenharmony_ci				fsl,tuning-start-tap = <20>;
104062306a36Sopenharmony_ci				fsl,tuning-step = <2>;
104162306a36Sopenharmony_ci				bus-width = <4>;
104262306a36Sopenharmony_ci				status = "disabled";
104362306a36Sopenharmony_ci			};
104462306a36Sopenharmony_ci
104562306a36Sopenharmony_ci			usdhc3: mmc@30b60000 {
104662306a36Sopenharmony_ci				compatible = "fsl,imx8mm-usdhc", "fsl,imx7d-usdhc";
104762306a36Sopenharmony_ci				reg = <0x30b60000 0x10000>;
104862306a36Sopenharmony_ci				interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
104962306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_IPG_ROOT>,
105062306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_NAND_USDHC_BUS>,
105162306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_USDHC3_ROOT>;
105262306a36Sopenharmony_ci				clock-names = "ipg", "ahb", "per";
105362306a36Sopenharmony_ci				fsl,tuning-start-tap = <20>;
105462306a36Sopenharmony_ci				fsl,tuning-step = <2>;
105562306a36Sopenharmony_ci				bus-width = <4>;
105662306a36Sopenharmony_ci				status = "disabled";
105762306a36Sopenharmony_ci			};
105862306a36Sopenharmony_ci
105962306a36Sopenharmony_ci			flexspi: spi@30bb0000 {
106062306a36Sopenharmony_ci				#address-cells = <1>;
106162306a36Sopenharmony_ci				#size-cells = <0>;
106262306a36Sopenharmony_ci				compatible = "nxp,imx8mm-fspi";
106362306a36Sopenharmony_ci				reg = <0x30bb0000 0x10000>, <0x8000000 0x10000000>;
106462306a36Sopenharmony_ci				reg-names = "fspi_base", "fspi_mmap";
106562306a36Sopenharmony_ci				interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
106662306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_QSPI_ROOT>,
106762306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_QSPI_ROOT>;
106862306a36Sopenharmony_ci				clock-names = "fspi_en", "fspi";
106962306a36Sopenharmony_ci				status = "disabled";
107062306a36Sopenharmony_ci			};
107162306a36Sopenharmony_ci
107262306a36Sopenharmony_ci			sdma1: dma-controller@30bd0000 {
107362306a36Sopenharmony_ci				compatible = "fsl,imx8mm-sdma", "fsl,imx8mq-sdma";
107462306a36Sopenharmony_ci				reg = <0x30bd0000 0x10000>;
107562306a36Sopenharmony_ci				interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
107662306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_SDMA1_ROOT>,
107762306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_AHB>;
107862306a36Sopenharmony_ci				clock-names = "ipg", "ahb";
107962306a36Sopenharmony_ci				#dma-cells = <3>;
108062306a36Sopenharmony_ci				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin";
108162306a36Sopenharmony_ci			};
108262306a36Sopenharmony_ci
108362306a36Sopenharmony_ci			fec1: ethernet@30be0000 {
108462306a36Sopenharmony_ci				compatible = "fsl,imx8mm-fec", "fsl,imx8mq-fec", "fsl,imx6sx-fec";
108562306a36Sopenharmony_ci				reg = <0x30be0000 0x10000>;
108662306a36Sopenharmony_ci				interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
108762306a36Sopenharmony_ci					     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
108862306a36Sopenharmony_ci					     <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
108962306a36Sopenharmony_ci					     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
109062306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_ENET1_ROOT>,
109162306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_ENET1_ROOT>,
109262306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_ENET_TIMER>,
109362306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_ENET_REF>,
109462306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_ENET_PHY_REF>;
109562306a36Sopenharmony_ci				clock-names = "ipg", "ahb", "ptp",
109662306a36Sopenharmony_ci					      "enet_clk_ref", "enet_out";
109762306a36Sopenharmony_ci				assigned-clocks = <&clk IMX8MM_CLK_ENET_AXI>,
109862306a36Sopenharmony_ci						  <&clk IMX8MM_CLK_ENET_TIMER>,
109962306a36Sopenharmony_ci						  <&clk IMX8MM_CLK_ENET_REF>,
110062306a36Sopenharmony_ci						  <&clk IMX8MM_CLK_ENET_PHY_REF>;
110162306a36Sopenharmony_ci				assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_266M>,
110262306a36Sopenharmony_ci							 <&clk IMX8MM_SYS_PLL2_100M>,
110362306a36Sopenharmony_ci							 <&clk IMX8MM_SYS_PLL2_125M>,
110462306a36Sopenharmony_ci							 <&clk IMX8MM_SYS_PLL2_50M>;
110562306a36Sopenharmony_ci				assigned-clock-rates = <0>, <100000000>, <125000000>, <0>;
110662306a36Sopenharmony_ci				fsl,num-tx-queues = <3>;
110762306a36Sopenharmony_ci				fsl,num-rx-queues = <3>;
110862306a36Sopenharmony_ci				nvmem-cells = <&fec_mac_address>;
110962306a36Sopenharmony_ci				nvmem-cell-names = "mac-address";
111062306a36Sopenharmony_ci				fsl,stop-mode = <&gpr 0x10 3>;
111162306a36Sopenharmony_ci				status = "disabled";
111262306a36Sopenharmony_ci			};
111362306a36Sopenharmony_ci
111462306a36Sopenharmony_ci		};
111562306a36Sopenharmony_ci
111662306a36Sopenharmony_ci		aips4: bus@32c00000 {
111762306a36Sopenharmony_ci			compatible = "fsl,aips-bus", "simple-bus";
111862306a36Sopenharmony_ci			reg = <0x32c00000 0x400000>;
111962306a36Sopenharmony_ci			#address-cells = <1>;
112062306a36Sopenharmony_ci			#size-cells = <1>;
112162306a36Sopenharmony_ci			ranges = <0x32c00000 0x32c00000 0x400000>;
112262306a36Sopenharmony_ci
112362306a36Sopenharmony_ci			lcdif: lcdif@32e00000 {
112462306a36Sopenharmony_ci				compatible = "fsl,imx8mm-lcdif", "fsl,imx6sx-lcdif";
112562306a36Sopenharmony_ci				reg = <0x32e00000 0x10000>;
112662306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_LCDIF_PIXEL>,
112762306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_DISP_APB_ROOT>,
112862306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_DISP_AXI_ROOT>;
112962306a36Sopenharmony_ci				clock-names = "pix", "axi", "disp_axi";
113062306a36Sopenharmony_ci				assigned-clocks = <&clk IMX8MM_CLK_LCDIF_PIXEL>,
113162306a36Sopenharmony_ci						  <&clk IMX8MM_CLK_DISP_AXI>,
113262306a36Sopenharmony_ci						  <&clk IMX8MM_CLK_DISP_APB>;
113362306a36Sopenharmony_ci				assigned-clock-parents = <&clk IMX8MM_VIDEO_PLL1_OUT>,
113462306a36Sopenharmony_ci							 <&clk IMX8MM_SYS_PLL2_1000M>,
113562306a36Sopenharmony_ci							 <&clk IMX8MM_SYS_PLL1_800M>;
113662306a36Sopenharmony_ci				assigned-clock-rates = <594000000>, <500000000>, <200000000>;
113762306a36Sopenharmony_ci				interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
113862306a36Sopenharmony_ci				power-domains = <&disp_blk_ctrl IMX8MM_DISPBLK_PD_LCDIF>;
113962306a36Sopenharmony_ci				status = "disabled";
114062306a36Sopenharmony_ci
114162306a36Sopenharmony_ci				port {
114262306a36Sopenharmony_ci					lcdif_to_dsim: endpoint {
114362306a36Sopenharmony_ci						remote-endpoint = <&dsim_from_lcdif>;
114462306a36Sopenharmony_ci					};
114562306a36Sopenharmony_ci				};
114662306a36Sopenharmony_ci			};
114762306a36Sopenharmony_ci
114862306a36Sopenharmony_ci			mipi_dsi: dsi@32e10000 {
114962306a36Sopenharmony_ci				compatible = "fsl,imx8mm-mipi-dsim";
115062306a36Sopenharmony_ci				reg = <0x32e10000 0x400>;
115162306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_DSI_CORE>,
115262306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_DSI_PHY_REF>;
115362306a36Sopenharmony_ci				clock-names = "bus_clk", "sclk_mipi";
115462306a36Sopenharmony_ci				assigned-clocks = <&clk IMX8MM_CLK_DSI_CORE>,
115562306a36Sopenharmony_ci						  <&clk IMX8MM_CLK_DSI_PHY_REF>;
115662306a36Sopenharmony_ci				assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_266M>,
115762306a36Sopenharmony_ci							 <&clk IMX8MM_CLK_24M>;
115862306a36Sopenharmony_ci				assigned-clock-rates = <266000000>, <24000000>;
115962306a36Sopenharmony_ci				samsung,pll-clock-frequency = <24000000>;
116062306a36Sopenharmony_ci				interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
116162306a36Sopenharmony_ci				power-domains = <&disp_blk_ctrl IMX8MM_DISPBLK_PD_MIPI_DSI>;
116262306a36Sopenharmony_ci				status = "disabled";
116362306a36Sopenharmony_ci
116462306a36Sopenharmony_ci				ports {
116562306a36Sopenharmony_ci					#address-cells = <1>;
116662306a36Sopenharmony_ci					#size-cells = <0>;
116762306a36Sopenharmony_ci
116862306a36Sopenharmony_ci					port@0 {
116962306a36Sopenharmony_ci						reg = <0>;
117062306a36Sopenharmony_ci
117162306a36Sopenharmony_ci						dsim_from_lcdif: endpoint {
117262306a36Sopenharmony_ci							remote-endpoint = <&lcdif_to_dsim>;
117362306a36Sopenharmony_ci						};
117462306a36Sopenharmony_ci					};
117562306a36Sopenharmony_ci				};
117662306a36Sopenharmony_ci			};
117762306a36Sopenharmony_ci
117862306a36Sopenharmony_ci			csi: csi@32e20000 {
117962306a36Sopenharmony_ci				compatible = "fsl,imx8mm-csi", "fsl,imx7-csi";
118062306a36Sopenharmony_ci				reg = <0x32e20000 0x1000>;
118162306a36Sopenharmony_ci				interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
118262306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_CSI1_ROOT>;
118362306a36Sopenharmony_ci				clock-names = "mclk";
118462306a36Sopenharmony_ci				power-domains = <&disp_blk_ctrl IMX8MM_DISPBLK_PD_CSI_BRIDGE>;
118562306a36Sopenharmony_ci				status = "disabled";
118662306a36Sopenharmony_ci
118762306a36Sopenharmony_ci				port {
118862306a36Sopenharmony_ci					csi_in: endpoint {
118962306a36Sopenharmony_ci						remote-endpoint = <&imx8mm_mipi_csi_out>;
119062306a36Sopenharmony_ci					};
119162306a36Sopenharmony_ci				};
119262306a36Sopenharmony_ci			};
119362306a36Sopenharmony_ci
119462306a36Sopenharmony_ci			disp_blk_ctrl: blk-ctrl@32e28000 {
119562306a36Sopenharmony_ci				compatible = "fsl,imx8mm-disp-blk-ctrl", "syscon";
119662306a36Sopenharmony_ci				reg = <0x32e28000 0x100>;
119762306a36Sopenharmony_ci				power-domains = <&pgc_dispmix>, <&pgc_dispmix>,
119862306a36Sopenharmony_ci						<&pgc_dispmix>, <&pgc_mipi>,
119962306a36Sopenharmony_ci						<&pgc_mipi>;
120062306a36Sopenharmony_ci				power-domain-names = "bus", "csi-bridge",
120162306a36Sopenharmony_ci						     "lcdif", "mipi-dsi",
120262306a36Sopenharmony_ci						     "mipi-csi";
120362306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_DISP_AXI_ROOT>,
120462306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_DISP_APB_ROOT>,
120562306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_CSI1_ROOT>,
120662306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_DISP_AXI_ROOT>,
120762306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_DISP_APB_ROOT>,
120862306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_DISP_ROOT>,
120962306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_DSI_CORE>,
121062306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_DSI_PHY_REF>,
121162306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_CSI1_CORE>,
121262306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_CSI1_PHY_REF>;
121362306a36Sopenharmony_ci				clock-names = "csi-bridge-axi","csi-bridge-apb",
121462306a36Sopenharmony_ci					      "csi-bridge-core", "lcdif-axi",
121562306a36Sopenharmony_ci					      "lcdif-apb", "lcdif-pix",
121662306a36Sopenharmony_ci					      "dsi-pclk", "dsi-ref",
121762306a36Sopenharmony_ci					      "csi-aclk", "csi-pclk";
121862306a36Sopenharmony_ci				#power-domain-cells = <1>;
121962306a36Sopenharmony_ci			};
122062306a36Sopenharmony_ci
122162306a36Sopenharmony_ci			mipi_csi: mipi-csi@32e30000 {
122262306a36Sopenharmony_ci				compatible = "fsl,imx8mm-mipi-csi2";
122362306a36Sopenharmony_ci				reg = <0x32e30000 0x1000>;
122462306a36Sopenharmony_ci				interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
122562306a36Sopenharmony_ci				assigned-clocks = <&clk IMX8MM_CLK_CSI1_CORE>;
122662306a36Sopenharmony_ci				assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_1000M>;
122762306a36Sopenharmony_ci
122862306a36Sopenharmony_ci				clock-frequency = <333000000>;
122962306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_DISP_APB_ROOT>,
123062306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_CSI1_ROOT>,
123162306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_CSI1_PHY_REF>,
123262306a36Sopenharmony_ci					 <&clk IMX8MM_CLK_DISP_AXI_ROOT>;
123362306a36Sopenharmony_ci				clock-names = "pclk", "wrap", "phy", "axi";
123462306a36Sopenharmony_ci				power-domains = <&disp_blk_ctrl IMX8MM_DISPBLK_PD_MIPI_CSI>;
123562306a36Sopenharmony_ci				status = "disabled";
123662306a36Sopenharmony_ci
123762306a36Sopenharmony_ci				ports {
123862306a36Sopenharmony_ci					#address-cells = <1>;
123962306a36Sopenharmony_ci					#size-cells = <0>;
124062306a36Sopenharmony_ci
124162306a36Sopenharmony_ci					port@0 {
124262306a36Sopenharmony_ci						reg = <0>;
124362306a36Sopenharmony_ci					};
124462306a36Sopenharmony_ci
124562306a36Sopenharmony_ci					port@1 {
124662306a36Sopenharmony_ci						reg = <1>;
124762306a36Sopenharmony_ci
124862306a36Sopenharmony_ci						imx8mm_mipi_csi_out: endpoint {
124962306a36Sopenharmony_ci							remote-endpoint = <&csi_in>;
125062306a36Sopenharmony_ci						};
125162306a36Sopenharmony_ci					};
125262306a36Sopenharmony_ci				};
125362306a36Sopenharmony_ci			};
125462306a36Sopenharmony_ci
125562306a36Sopenharmony_ci			usbotg1: usb@32e40000 {
125662306a36Sopenharmony_ci				compatible = "fsl,imx8mm-usb", "fsl,imx7d-usb", "fsl,imx27-usb";
125762306a36Sopenharmony_ci				reg = <0x32e40000 0x200>;
125862306a36Sopenharmony_ci				interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
125962306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_USB1_CTRL_ROOT>;
126062306a36Sopenharmony_ci				clock-names = "usb1_ctrl_root_clk";
126162306a36Sopenharmony_ci				assigned-clocks = <&clk IMX8MM_CLK_USB_BUS>;
126262306a36Sopenharmony_ci				assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_500M>;
126362306a36Sopenharmony_ci				phys = <&usbphynop1>;
126462306a36Sopenharmony_ci				fsl,usbmisc = <&usbmisc1 0>;
126562306a36Sopenharmony_ci				power-domains = <&pgc_hsiomix>;
126662306a36Sopenharmony_ci				status = "disabled";
126762306a36Sopenharmony_ci			};
126862306a36Sopenharmony_ci
126962306a36Sopenharmony_ci			usbmisc1: usbmisc@32e40200 {
127062306a36Sopenharmony_ci				compatible = "fsl,imx8mm-usbmisc", "fsl,imx7d-usbmisc",
127162306a36Sopenharmony_ci					     "fsl,imx6q-usbmisc";
127262306a36Sopenharmony_ci				#index-cells = <1>;
127362306a36Sopenharmony_ci				reg = <0x32e40200 0x200>;
127462306a36Sopenharmony_ci			};
127562306a36Sopenharmony_ci
127662306a36Sopenharmony_ci			usbotg2: usb@32e50000 {
127762306a36Sopenharmony_ci				compatible = "fsl,imx8mm-usb", "fsl,imx7d-usb", "fsl,imx27-usb";
127862306a36Sopenharmony_ci				reg = <0x32e50000 0x200>;
127962306a36Sopenharmony_ci				interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
128062306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_USB1_CTRL_ROOT>;
128162306a36Sopenharmony_ci				clock-names = "usb1_ctrl_root_clk";
128262306a36Sopenharmony_ci				assigned-clocks = <&clk IMX8MM_CLK_USB_BUS>;
128362306a36Sopenharmony_ci				assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_500M>;
128462306a36Sopenharmony_ci				phys = <&usbphynop2>;
128562306a36Sopenharmony_ci				fsl,usbmisc = <&usbmisc2 0>;
128662306a36Sopenharmony_ci				power-domains = <&pgc_hsiomix>;
128762306a36Sopenharmony_ci				status = "disabled";
128862306a36Sopenharmony_ci			};
128962306a36Sopenharmony_ci
129062306a36Sopenharmony_ci			usbmisc2: usbmisc@32e50200 {
129162306a36Sopenharmony_ci				compatible = "fsl,imx8mm-usbmisc", "fsl,imx7d-usbmisc",
129262306a36Sopenharmony_ci					     "fsl,imx6q-usbmisc";
129362306a36Sopenharmony_ci				#index-cells = <1>;
129462306a36Sopenharmony_ci				reg = <0x32e50200 0x200>;
129562306a36Sopenharmony_ci			};
129662306a36Sopenharmony_ci
129762306a36Sopenharmony_ci			pcie_phy: pcie-phy@32f00000 {
129862306a36Sopenharmony_ci				compatible = "fsl,imx8mm-pcie-phy";
129962306a36Sopenharmony_ci				reg = <0x32f00000 0x10000>;
130062306a36Sopenharmony_ci				clocks = <&clk IMX8MM_CLK_PCIE1_PHY>;
130162306a36Sopenharmony_ci				clock-names = "ref";
130262306a36Sopenharmony_ci				assigned-clocks = <&clk IMX8MM_CLK_PCIE1_PHY>;
130362306a36Sopenharmony_ci				assigned-clock-rates = <100000000>;
130462306a36Sopenharmony_ci				assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_100M>;
130562306a36Sopenharmony_ci				resets = <&src IMX8MQ_RESET_PCIEPHY>;
130662306a36Sopenharmony_ci				reset-names = "pciephy";
130762306a36Sopenharmony_ci				#phy-cells = <0>;
130862306a36Sopenharmony_ci				status = "disabled";
130962306a36Sopenharmony_ci			};
131062306a36Sopenharmony_ci		};
131162306a36Sopenharmony_ci
131262306a36Sopenharmony_ci		dma_apbh: dma-controller@33000000 {
131362306a36Sopenharmony_ci			compatible = "fsl,imx7d-dma-apbh", "fsl,imx28-dma-apbh";
131462306a36Sopenharmony_ci			reg = <0x33000000 0x2000>;
131562306a36Sopenharmony_ci			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
131662306a36Sopenharmony_ci				     <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
131762306a36Sopenharmony_ci				     <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
131862306a36Sopenharmony_ci				     <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
131962306a36Sopenharmony_ci			#dma-cells = <1>;
132062306a36Sopenharmony_ci			dma-channels = <4>;
132162306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_NAND_USDHC_BUS_RAWNAND_CLK>;
132262306a36Sopenharmony_ci		};
132362306a36Sopenharmony_ci
132462306a36Sopenharmony_ci		gpmi: nand-controller@33002000 {
132562306a36Sopenharmony_ci			compatible = "fsl,imx8mm-gpmi-nand", "fsl,imx7d-gpmi-nand";
132662306a36Sopenharmony_ci			#address-cells = <1>;
132762306a36Sopenharmony_ci			#size-cells = <0>;
132862306a36Sopenharmony_ci			reg = <0x33002000 0x2000>, <0x33004000 0x4000>;
132962306a36Sopenharmony_ci			reg-names = "gpmi-nand", "bch";
133062306a36Sopenharmony_ci			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
133162306a36Sopenharmony_ci			interrupt-names = "bch";
133262306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_NAND_ROOT>,
133362306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_NAND_USDHC_BUS_RAWNAND_CLK>;
133462306a36Sopenharmony_ci			clock-names = "gpmi_io", "gpmi_bch_apb";
133562306a36Sopenharmony_ci			dmas = <&dma_apbh 0>;
133662306a36Sopenharmony_ci			dma-names = "rx-tx";
133762306a36Sopenharmony_ci			status = "disabled";
133862306a36Sopenharmony_ci		};
133962306a36Sopenharmony_ci
134062306a36Sopenharmony_ci		pcie0: pcie@33800000 {
134162306a36Sopenharmony_ci			compatible = "fsl,imx8mm-pcie";
134262306a36Sopenharmony_ci			reg = <0x33800000 0x400000>, <0x1ff00000 0x80000>;
134362306a36Sopenharmony_ci			reg-names = "dbi", "config";
134462306a36Sopenharmony_ci			#address-cells = <3>;
134562306a36Sopenharmony_ci			#size-cells = <2>;
134662306a36Sopenharmony_ci			device_type = "pci";
134762306a36Sopenharmony_ci			bus-range = <0x00 0xff>;
134862306a36Sopenharmony_ci			ranges = <0x81000000 0 0x00000000 0x1ff80000 0 0x00010000>, /* downstream I/O 64KB */
134962306a36Sopenharmony_ci				 <0x82000000 0 0x18000000 0x18000000 0 0x07f00000>; /* non-prefetchable memory */
135062306a36Sopenharmony_ci			num-lanes = <1>;
135162306a36Sopenharmony_ci			num-viewport = <4>;
135262306a36Sopenharmony_ci			interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
135362306a36Sopenharmony_ci			interrupt-names = "msi";
135462306a36Sopenharmony_ci			#interrupt-cells = <1>;
135562306a36Sopenharmony_ci			interrupt-map-mask = <0 0 0 0x7>;
135662306a36Sopenharmony_ci			interrupt-map = <0 0 0 1 &gic GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
135762306a36Sopenharmony_ci					<0 0 0 2 &gic GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
135862306a36Sopenharmony_ci					<0 0 0 3 &gic GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
135962306a36Sopenharmony_ci					<0 0 0 4 &gic GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
136062306a36Sopenharmony_ci			fsl,max-link-speed = <2>;
136162306a36Sopenharmony_ci			linux,pci-domain = <0>;
136262306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_PCIE1_ROOT>,
136362306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_PCIE1_PHY>,
136462306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_PCIE1_AUX>;
136562306a36Sopenharmony_ci			clock-names = "pcie", "pcie_bus", "pcie_aux";
136662306a36Sopenharmony_ci			power-domains = <&pgc_pcie>;
136762306a36Sopenharmony_ci			resets = <&src IMX8MQ_RESET_PCIE_CTRL_APPS_EN>,
136862306a36Sopenharmony_ci				 <&src IMX8MQ_RESET_PCIE_CTRL_APPS_TURNOFF>;
136962306a36Sopenharmony_ci			reset-names = "apps", "turnoff";
137062306a36Sopenharmony_ci			phys = <&pcie_phy>;
137162306a36Sopenharmony_ci			phy-names = "pcie-phy";
137262306a36Sopenharmony_ci			status = "disabled";
137362306a36Sopenharmony_ci		};
137462306a36Sopenharmony_ci
137562306a36Sopenharmony_ci		pcie0_ep: pcie-ep@33800000 {
137662306a36Sopenharmony_ci			compatible = "fsl,imx8mm-pcie-ep";
137762306a36Sopenharmony_ci			reg = <0x33800000 0x400000>,
137862306a36Sopenharmony_ci			      <0x18000000 0x8000000>;
137962306a36Sopenharmony_ci			reg-names = "dbi", "addr_space";
138062306a36Sopenharmony_ci			num-lanes = <1>;
138162306a36Sopenharmony_ci			interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
138262306a36Sopenharmony_ci			interrupt-names = "dma";
138362306a36Sopenharmony_ci			fsl,max-link-speed = <2>;
138462306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_PCIE1_ROOT>,
138562306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_PCIE1_PHY>,
138662306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_PCIE1_AUX>;
138762306a36Sopenharmony_ci			clock-names = "pcie", "pcie_bus", "pcie_aux";
138862306a36Sopenharmony_ci			power-domains = <&pgc_pcie>;
138962306a36Sopenharmony_ci			resets = <&src IMX8MQ_RESET_PCIE_CTRL_APPS_EN>,
139062306a36Sopenharmony_ci				 <&src IMX8MQ_RESET_PCIE_CTRL_APPS_TURNOFF>;
139162306a36Sopenharmony_ci			reset-names = "apps", "turnoff";
139262306a36Sopenharmony_ci			phys = <&pcie_phy>;
139362306a36Sopenharmony_ci			phy-names = "pcie-phy";
139462306a36Sopenharmony_ci			num-ib-windows = <4>;
139562306a36Sopenharmony_ci			num-ob-windows = <4>;
139662306a36Sopenharmony_ci			status = "disabled";
139762306a36Sopenharmony_ci		};
139862306a36Sopenharmony_ci
139962306a36Sopenharmony_ci		gpu_3d: gpu@38000000 {
140062306a36Sopenharmony_ci			compatible = "vivante,gc";
140162306a36Sopenharmony_ci			reg = <0x38000000 0x8000>;
140262306a36Sopenharmony_ci			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
140362306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_GPU_AHB>,
140462306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_GPU_BUS_ROOT>,
140562306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_GPU3D_ROOT>,
140662306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_GPU3D_ROOT>;
140762306a36Sopenharmony_ci			clock-names = "reg", "bus", "core", "shader";
140862306a36Sopenharmony_ci			assigned-clocks = <&clk IMX8MM_CLK_GPU3D_CORE>,
140962306a36Sopenharmony_ci					  <&clk IMX8MM_GPU_PLL_OUT>;
141062306a36Sopenharmony_ci			assigned-clock-parents = <&clk IMX8MM_GPU_PLL_OUT>;
141162306a36Sopenharmony_ci			assigned-clock-rates = <0>, <800000000>;
141262306a36Sopenharmony_ci			power-domains = <&pgc_gpu>;
141362306a36Sopenharmony_ci		};
141462306a36Sopenharmony_ci
141562306a36Sopenharmony_ci		gpu_2d: gpu@38008000 {
141662306a36Sopenharmony_ci			compatible = "vivante,gc";
141762306a36Sopenharmony_ci			reg = <0x38008000 0x8000>;
141862306a36Sopenharmony_ci			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
141962306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_GPU_AHB>,
142062306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_GPU_BUS_ROOT>,
142162306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_GPU2D_ROOT>;
142262306a36Sopenharmony_ci			clock-names = "reg", "bus", "core";
142362306a36Sopenharmony_ci			assigned-clocks = <&clk IMX8MM_CLK_GPU2D_CORE>,
142462306a36Sopenharmony_ci					  <&clk IMX8MM_GPU_PLL_OUT>;
142562306a36Sopenharmony_ci			assigned-clock-parents = <&clk IMX8MM_GPU_PLL_OUT>;
142662306a36Sopenharmony_ci			assigned-clock-rates = <0>, <800000000>;
142762306a36Sopenharmony_ci			power-domains = <&pgc_gpu>;
142862306a36Sopenharmony_ci		};
142962306a36Sopenharmony_ci
143062306a36Sopenharmony_ci		vpu_g1: video-codec@38300000 {
143162306a36Sopenharmony_ci			compatible = "nxp,imx8mm-vpu-g1";
143262306a36Sopenharmony_ci			reg = <0x38300000 0x10000>;
143362306a36Sopenharmony_ci			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
143462306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_VPU_G1_ROOT>;
143562306a36Sopenharmony_ci			power-domains = <&vpu_blk_ctrl IMX8MM_VPUBLK_PD_G1>;
143662306a36Sopenharmony_ci		};
143762306a36Sopenharmony_ci
143862306a36Sopenharmony_ci		vpu_g2: video-codec@38310000 {
143962306a36Sopenharmony_ci			compatible = "nxp,imx8mq-vpu-g2";
144062306a36Sopenharmony_ci			reg = <0x38310000 0x10000>;
144162306a36Sopenharmony_ci			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
144262306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_VPU_G2_ROOT>;
144362306a36Sopenharmony_ci			power-domains = <&vpu_blk_ctrl IMX8MM_VPUBLK_PD_G2>;
144462306a36Sopenharmony_ci		};
144562306a36Sopenharmony_ci
144662306a36Sopenharmony_ci		vpu_blk_ctrl: blk-ctrl@38330000 {
144762306a36Sopenharmony_ci			compatible = "fsl,imx8mm-vpu-blk-ctrl", "syscon";
144862306a36Sopenharmony_ci			reg = <0x38330000 0x100>;
144962306a36Sopenharmony_ci			power-domains = <&pgc_vpumix>, <&pgc_vpu_g1>,
145062306a36Sopenharmony_ci					<&pgc_vpu_g2>, <&pgc_vpu_h1>;
145162306a36Sopenharmony_ci			power-domain-names = "bus", "g1", "g2", "h1";
145262306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_VPU_G1_ROOT>,
145362306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_VPU_G2_ROOT>,
145462306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_VPU_H1_ROOT>;
145562306a36Sopenharmony_ci			clock-names = "g1", "g2", "h1";
145662306a36Sopenharmony_ci			assigned-clocks = <&clk IMX8MM_CLK_VPU_G1>,
145762306a36Sopenharmony_ci					  <&clk IMX8MM_CLK_VPU_G2>;
145862306a36Sopenharmony_ci			assigned-clock-parents = <&clk IMX8MM_VPU_PLL_OUT>,
145962306a36Sopenharmony_ci						 <&clk IMX8MM_VPU_PLL_OUT>;
146062306a36Sopenharmony_ci			assigned-clock-rates = <600000000>,
146162306a36Sopenharmony_ci					       <600000000>;
146262306a36Sopenharmony_ci			#power-domain-cells = <1>;
146362306a36Sopenharmony_ci		};
146462306a36Sopenharmony_ci
146562306a36Sopenharmony_ci		gic: interrupt-controller@38800000 {
146662306a36Sopenharmony_ci			compatible = "arm,gic-v3";
146762306a36Sopenharmony_ci			reg = <0x38800000 0x10000>, /* GIC Dist */
146862306a36Sopenharmony_ci			      <0x38880000 0xc0000>; /* GICR (RD_base + SGI_base) */
146962306a36Sopenharmony_ci			#interrupt-cells = <3>;
147062306a36Sopenharmony_ci			interrupt-controller;
147162306a36Sopenharmony_ci			interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
147262306a36Sopenharmony_ci		};
147362306a36Sopenharmony_ci
147462306a36Sopenharmony_ci		ddrc: memory-controller@3d400000 {
147562306a36Sopenharmony_ci			compatible = "fsl,imx8mm-ddrc", "fsl,imx8m-ddrc";
147662306a36Sopenharmony_ci			reg = <0x3d400000 0x400000>;
147762306a36Sopenharmony_ci			clock-names = "core", "pll", "alt", "apb";
147862306a36Sopenharmony_ci			clocks = <&clk IMX8MM_CLK_DRAM_CORE>,
147962306a36Sopenharmony_ci				 <&clk IMX8MM_DRAM_PLL>,
148062306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_DRAM_ALT>,
148162306a36Sopenharmony_ci				 <&clk IMX8MM_CLK_DRAM_APB>;
148262306a36Sopenharmony_ci		};
148362306a36Sopenharmony_ci
148462306a36Sopenharmony_ci		ddr-pmu@3d800000 {
148562306a36Sopenharmony_ci			compatible = "fsl,imx8mm-ddr-pmu", "fsl,imx8m-ddr-pmu";
148662306a36Sopenharmony_ci			reg = <0x3d800000 0x400000>;
148762306a36Sopenharmony_ci			interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
148862306a36Sopenharmony_ci		};
148962306a36Sopenharmony_ci	};
149062306a36Sopenharmony_ci};
1491