162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2019 NXP 462306a36Sopenharmony_ci * Copyright (C) 2020 Krzysztof Kozlowski <krzk@kernel.org> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include "imx8mm.dtsi" 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci/ { 1062306a36Sopenharmony_ci model = "Variscite VAR-SOM-MX8MM module"; 1162306a36Sopenharmony_ci compatible = "variscite,var-som-mx8mm", "fsl,imx8mm"; 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci chosen { 1462306a36Sopenharmony_ci stdout-path = &uart4; 1562306a36Sopenharmony_ci }; 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci memory@40000000 { 1862306a36Sopenharmony_ci device_type = "memory"; 1962306a36Sopenharmony_ci reg = <0x0 0x40000000 0 0x80000000>; 2062306a36Sopenharmony_ci }; 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci reg_eth_phy: regulator-eth-phy { 2362306a36Sopenharmony_ci compatible = "regulator-fixed"; 2462306a36Sopenharmony_ci pinctrl-names = "default"; 2562306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_reg_eth_phy>; 2662306a36Sopenharmony_ci regulator-name = "eth_phy_pwr"; 2762306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 2862306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 2962306a36Sopenharmony_ci gpio = <&gpio2 9 GPIO_ACTIVE_HIGH>; 3062306a36Sopenharmony_ci enable-active-high; 3162306a36Sopenharmony_ci }; 3262306a36Sopenharmony_ci}; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci&A53_0 { 3562306a36Sopenharmony_ci cpu-supply = <&buck2_reg>; 3662306a36Sopenharmony_ci}; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci&A53_1 { 3962306a36Sopenharmony_ci cpu-supply = <&buck2_reg>; 4062306a36Sopenharmony_ci}; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci&A53_2 { 4362306a36Sopenharmony_ci cpu-supply = <&buck2_reg>; 4462306a36Sopenharmony_ci}; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci&A53_3 { 4762306a36Sopenharmony_ci cpu-supply = <&buck2_reg>; 4862306a36Sopenharmony_ci}; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci&ddrc { 5162306a36Sopenharmony_ci operating-points-v2 = <&ddrc_opp_table>; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci ddrc_opp_table: opp-table { 5462306a36Sopenharmony_ci compatible = "operating-points-v2"; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci opp-25000000 { 5762306a36Sopenharmony_ci opp-hz = /bits/ 64 <25000000>; 5862306a36Sopenharmony_ci }; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci opp-100000000 { 6162306a36Sopenharmony_ci opp-hz = /bits/ 64 <100000000>; 6262306a36Sopenharmony_ci }; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci opp-750000000 { 6562306a36Sopenharmony_ci opp-hz = /bits/ 64 <750000000>; 6662306a36Sopenharmony_ci }; 6762306a36Sopenharmony_ci }; 6862306a36Sopenharmony_ci}; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci&ecspi1 { 7162306a36Sopenharmony_ci pinctrl-names = "default"; 7262306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_ecspi1>; 7362306a36Sopenharmony_ci cs-gpios = <&gpio1 14 GPIO_ACTIVE_LOW>, 7462306a36Sopenharmony_ci <&gpio1 0 GPIO_ACTIVE_LOW>; 7562306a36Sopenharmony_ci /delete-property/ dmas; 7662306a36Sopenharmony_ci /delete-property/ dma-names; 7762306a36Sopenharmony_ci status = "okay"; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci /* Resistive touch controller */ 8062306a36Sopenharmony_ci touchscreen@0 { 8162306a36Sopenharmony_ci reg = <0>; 8262306a36Sopenharmony_ci compatible = "ti,ads7846"; 8362306a36Sopenharmony_ci pinctrl-names = "default"; 8462306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_restouch>; 8562306a36Sopenharmony_ci interrupt-parent = <&gpio1>; 8662306a36Sopenharmony_ci interrupts = <3 IRQ_TYPE_EDGE_FALLING>; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci spi-max-frequency = <1500000>; 8962306a36Sopenharmony_ci pendown-gpio = <&gpio1 3 GPIO_ACTIVE_LOW>; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci ti,x-min = /bits/ 16 <125>; 9262306a36Sopenharmony_ci touchscreen-size-x = <4008>; 9362306a36Sopenharmony_ci ti,y-min = /bits/ 16 <282>; 9462306a36Sopenharmony_ci touchscreen-size-y = <3864>; 9562306a36Sopenharmony_ci ti,x-plate-ohms = /bits/ 16 <180>; 9662306a36Sopenharmony_ci touchscreen-max-pressure = <255>; 9762306a36Sopenharmony_ci touchscreen-average-samples = <10>; 9862306a36Sopenharmony_ci ti,debounce-tol = /bits/ 16 <3>; 9962306a36Sopenharmony_ci ti,debounce-rep = /bits/ 16 <1>; 10062306a36Sopenharmony_ci ti,settle-delay-usec = /bits/ 16 <150>; 10162306a36Sopenharmony_ci ti,keep-vref-on; 10262306a36Sopenharmony_ci wakeup-source; 10362306a36Sopenharmony_ci }; 10462306a36Sopenharmony_ci}; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci&fec1 { 10762306a36Sopenharmony_ci pinctrl-names = "default"; 10862306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_fec1>; 10962306a36Sopenharmony_ci phy-mode = "rgmii"; 11062306a36Sopenharmony_ci phy-handle = <ðphy>; 11162306a36Sopenharmony_ci phy-supply = <®_eth_phy>; 11262306a36Sopenharmony_ci fsl,magic-packet; 11362306a36Sopenharmony_ci status = "okay"; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci mdio { 11662306a36Sopenharmony_ci #address-cells = <1>; 11762306a36Sopenharmony_ci #size-cells = <0>; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci ethphy: ethernet-phy@4 { 12062306a36Sopenharmony_ci compatible = "ethernet-phy-ieee802.3-c22"; 12162306a36Sopenharmony_ci reg = <4>; 12262306a36Sopenharmony_ci reset-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>; 12362306a36Sopenharmony_ci reset-assert-us = <10000>; 12462306a36Sopenharmony_ci reset-deassert-us = <10000>; 12562306a36Sopenharmony_ci }; 12662306a36Sopenharmony_ci }; 12762306a36Sopenharmony_ci}; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci&i2c1 { 13062306a36Sopenharmony_ci clock-frequency = <400000>; 13162306a36Sopenharmony_ci pinctrl-names = "default"; 13262306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c1>; 13362306a36Sopenharmony_ci status = "okay"; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci pmic@4b { 13662306a36Sopenharmony_ci compatible = "rohm,bd71847"; 13762306a36Sopenharmony_ci reg = <0x4b>; 13862306a36Sopenharmony_ci pinctrl-names = "default"; 13962306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_pmic>; 14062306a36Sopenharmony_ci interrupt-parent = <&gpio2>; 14162306a36Sopenharmony_ci interrupts = <8 IRQ_TYPE_LEVEL_LOW>; 14262306a36Sopenharmony_ci rohm,reset-snvs-powered; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci #clock-cells = <0>; 14562306a36Sopenharmony_ci clocks = <&osc_32k>; 14662306a36Sopenharmony_ci clock-output-names = "clk-32k-out"; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci regulators { 14962306a36Sopenharmony_ci buck1_reg: BUCK1 { 15062306a36Sopenharmony_ci regulator-name = "buck1"; 15162306a36Sopenharmony_ci regulator-min-microvolt = <700000>; 15262306a36Sopenharmony_ci regulator-max-microvolt = <1300000>; 15362306a36Sopenharmony_ci regulator-boot-on; 15462306a36Sopenharmony_ci regulator-always-on; 15562306a36Sopenharmony_ci regulator-ramp-delay = <1250>; 15662306a36Sopenharmony_ci }; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci buck2_reg: BUCK2 { 15962306a36Sopenharmony_ci regulator-name = "buck2"; 16062306a36Sopenharmony_ci regulator-min-microvolt = <700000>; 16162306a36Sopenharmony_ci regulator-max-microvolt = <1300000>; 16262306a36Sopenharmony_ci regulator-boot-on; 16362306a36Sopenharmony_ci regulator-always-on; 16462306a36Sopenharmony_ci regulator-ramp-delay = <1250>; 16562306a36Sopenharmony_ci rohm,dvs-run-voltage = <1000000>; 16662306a36Sopenharmony_ci rohm,dvs-idle-voltage = <900000>; 16762306a36Sopenharmony_ci }; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci buck3_reg: BUCK3 { 17062306a36Sopenharmony_ci regulator-name = "buck3"; 17162306a36Sopenharmony_ci regulator-min-microvolt = <700000>; 17262306a36Sopenharmony_ci regulator-max-microvolt = <1350000>; 17362306a36Sopenharmony_ci regulator-boot-on; 17462306a36Sopenharmony_ci regulator-always-on; 17562306a36Sopenharmony_ci }; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci buck4_reg: BUCK4 { 17862306a36Sopenharmony_ci regulator-name = "buck4"; 17962306a36Sopenharmony_ci regulator-min-microvolt = <3000000>; 18062306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 18162306a36Sopenharmony_ci regulator-boot-on; 18262306a36Sopenharmony_ci regulator-always-on; 18362306a36Sopenharmony_ci }; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci buck5_reg: BUCK5 { 18662306a36Sopenharmony_ci regulator-name = "buck5"; 18762306a36Sopenharmony_ci regulator-min-microvolt = <1605000>; 18862306a36Sopenharmony_ci regulator-max-microvolt = <1995000>; 18962306a36Sopenharmony_ci regulator-boot-on; 19062306a36Sopenharmony_ci regulator-always-on; 19162306a36Sopenharmony_ci }; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci buck6_reg: BUCK6 { 19462306a36Sopenharmony_ci regulator-name = "buck6"; 19562306a36Sopenharmony_ci regulator-min-microvolt = <800000>; 19662306a36Sopenharmony_ci regulator-max-microvolt = <1400000>; 19762306a36Sopenharmony_ci regulator-boot-on; 19862306a36Sopenharmony_ci regulator-always-on; 19962306a36Sopenharmony_ci }; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci ldo1_reg: LDO1 { 20262306a36Sopenharmony_ci regulator-name = "ldo1"; 20362306a36Sopenharmony_ci regulator-min-microvolt = <1600000>; 20462306a36Sopenharmony_ci regulator-max-microvolt = <1900000>; 20562306a36Sopenharmony_ci regulator-boot-on; 20662306a36Sopenharmony_ci regulator-always-on; 20762306a36Sopenharmony_ci }; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci ldo2_reg: LDO2 { 21062306a36Sopenharmony_ci regulator-name = "ldo2"; 21162306a36Sopenharmony_ci regulator-min-microvolt = <800000>; 21262306a36Sopenharmony_ci regulator-max-microvolt = <900000>; 21362306a36Sopenharmony_ci regulator-boot-on; 21462306a36Sopenharmony_ci regulator-always-on; 21562306a36Sopenharmony_ci }; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci ldo3_reg: LDO3 { 21862306a36Sopenharmony_ci regulator-name = "ldo3"; 21962306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 22062306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 22162306a36Sopenharmony_ci regulator-boot-on; 22262306a36Sopenharmony_ci regulator-always-on; 22362306a36Sopenharmony_ci }; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci ldo4_reg: LDO4 { 22662306a36Sopenharmony_ci regulator-name = "ldo4"; 22762306a36Sopenharmony_ci regulator-min-microvolt = <900000>; 22862306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 22962306a36Sopenharmony_ci regulator-boot-on; 23062306a36Sopenharmony_ci regulator-always-on; 23162306a36Sopenharmony_ci }; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci ldo5_reg: LDO5 { 23462306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 23562306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 23662306a36Sopenharmony_ci regulator-always-on; 23762306a36Sopenharmony_ci }; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci ldo6_reg: LDO6 { 24062306a36Sopenharmony_ci regulator-name = "ldo6"; 24162306a36Sopenharmony_ci regulator-min-microvolt = <900000>; 24262306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 24362306a36Sopenharmony_ci regulator-boot-on; 24462306a36Sopenharmony_ci regulator-always-on; 24562306a36Sopenharmony_ci }; 24662306a36Sopenharmony_ci }; 24762306a36Sopenharmony_ci }; 24862306a36Sopenharmony_ci}; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci&i2c3 { 25162306a36Sopenharmony_ci clock-frequency = <400000>; 25262306a36Sopenharmony_ci pinctrl-names = "default"; 25362306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c3>; 25462306a36Sopenharmony_ci status = "okay"; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci /* TODO: configure audio, as of now just put a placeholder */ 25762306a36Sopenharmony_ci wm8904: codec@1a { 25862306a36Sopenharmony_ci compatible = "wlf,wm8904"; 25962306a36Sopenharmony_ci reg = <0x1a>; 26062306a36Sopenharmony_ci status = "disabled"; 26162306a36Sopenharmony_ci }; 26262306a36Sopenharmony_ci}; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci&snvs_pwrkey { 26562306a36Sopenharmony_ci status = "okay"; 26662306a36Sopenharmony_ci}; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci/* Bluetooth */ 26962306a36Sopenharmony_ci&uart2 { 27062306a36Sopenharmony_ci pinctrl-names = "default"; 27162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart2>; 27262306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_UART2>; 27362306a36Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_80M>; 27462306a36Sopenharmony_ci uart-has-rtscts; 27562306a36Sopenharmony_ci status = "okay"; 27662306a36Sopenharmony_ci}; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci/* Console */ 27962306a36Sopenharmony_ci&uart4 { 28062306a36Sopenharmony_ci pinctrl-names = "default"; 28162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart4>; 28262306a36Sopenharmony_ci status = "okay"; 28362306a36Sopenharmony_ci}; 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci&usbotg1 { 28662306a36Sopenharmony_ci dr_mode = "otg"; 28762306a36Sopenharmony_ci usb-role-switch; 28862306a36Sopenharmony_ci status = "okay"; 28962306a36Sopenharmony_ci}; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci&usbotg2 { 29262306a36Sopenharmony_ci dr_mode = "otg"; 29362306a36Sopenharmony_ci usb-role-switch; 29462306a36Sopenharmony_ci status = "okay"; 29562306a36Sopenharmony_ci}; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci/* WIFI */ 29862306a36Sopenharmony_ci&usdhc1 { 29962306a36Sopenharmony_ci #address-cells = <1>; 30062306a36Sopenharmony_ci #size-cells = <0>; 30162306a36Sopenharmony_ci pinctrl-names = "default", "state_100mhz", "state_200mhz"; 30262306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_usdhc1>; 30362306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 30462306a36Sopenharmony_ci pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 30562306a36Sopenharmony_ci bus-width = <4>; 30662306a36Sopenharmony_ci non-removable; 30762306a36Sopenharmony_ci keep-power-in-suspend; 30862306a36Sopenharmony_ci status = "okay"; 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci brcmf: bcrmf@1 { 31162306a36Sopenharmony_ci reg = <1>; 31262306a36Sopenharmony_ci compatible = "brcm,bcm4329-fmac"; 31362306a36Sopenharmony_ci }; 31462306a36Sopenharmony_ci}; 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci/* SD */ 31762306a36Sopenharmony_ci&usdhc2 { 31862306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_USDHC2>; 31962306a36Sopenharmony_ci assigned-clock-rates = <200000000>; 32062306a36Sopenharmony_ci pinctrl-names = "default", "state_100mhz", "state_200mhz"; 32162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; 32262306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>; 32362306a36Sopenharmony_ci pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>; 32462306a36Sopenharmony_ci cd-gpios = <&gpio1 10 GPIO_ACTIVE_LOW>; 32562306a36Sopenharmony_ci bus-width = <4>; 32662306a36Sopenharmony_ci vmmc-supply = <®_usdhc2_vmmc>; 32762306a36Sopenharmony_ci status = "okay"; 32862306a36Sopenharmony_ci}; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci/* eMMC */ 33162306a36Sopenharmony_ci&usdhc3 { 33262306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_USDHC3_ROOT>; 33362306a36Sopenharmony_ci assigned-clock-rates = <400000000>; 33462306a36Sopenharmony_ci pinctrl-names = "default", "state_100mhz", "state_200mhz"; 33562306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_usdhc3>; 33662306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 33762306a36Sopenharmony_ci pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 33862306a36Sopenharmony_ci bus-width = <8>; 33962306a36Sopenharmony_ci non-removable; 34062306a36Sopenharmony_ci status = "okay"; 34162306a36Sopenharmony_ci}; 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci&wdog1 { 34462306a36Sopenharmony_ci pinctrl-names = "default"; 34562306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_wdog>; 34662306a36Sopenharmony_ci fsl,ext-reset-output; 34762306a36Sopenharmony_ci status = "okay"; 34862306a36Sopenharmony_ci}; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci&iomuxc { 35162306a36Sopenharmony_ci pinctrl_ecspi1: ecspi1grp { 35262306a36Sopenharmony_ci fsl,pins = < 35362306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK 0x13 35462306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI 0x13 35562306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI1_MISO_ECSPI1_MISO 0x13 35662306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO14_GPIO1_IO14 0x13 35762306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x13 35862306a36Sopenharmony_ci >; 35962306a36Sopenharmony_ci }; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci pinctrl_fec1: fec1grp { 36262306a36Sopenharmony_ci fsl,pins = < 36362306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_MDC_ENET1_MDC 0x3 36462306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO 0x3 36562306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f 36662306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f 36762306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f 36862306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f 36962306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91 37062306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91 37162306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91 37262306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91 37362306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f 37462306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91 37562306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91 37662306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f 37762306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x19 37862306a36Sopenharmony_ci >; 37962306a36Sopenharmony_ci }; 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci pinctrl_i2c1: i2c1grp { 38262306a36Sopenharmony_ci fsl,pins = < 38362306a36Sopenharmony_ci MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL 0x400001c3 38462306a36Sopenharmony_ci MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA 0x400001c3 38562306a36Sopenharmony_ci >; 38662306a36Sopenharmony_ci }; 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci pinctrl_i2c3: i2c3grp { 38962306a36Sopenharmony_ci fsl,pins = < 39062306a36Sopenharmony_ci MX8MM_IOMUXC_I2C3_SCL_I2C3_SCL 0x400001c3 39162306a36Sopenharmony_ci MX8MM_IOMUXC_I2C3_SDA_I2C3_SDA 0x400001c3 39262306a36Sopenharmony_ci >; 39362306a36Sopenharmony_ci }; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci pinctrl_pmic: pmicirqgrp { 39662306a36Sopenharmony_ci fsl,pins = < 39762306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA6_GPIO2_IO8 0x141 39862306a36Sopenharmony_ci >; 39962306a36Sopenharmony_ci }; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci pinctrl_reg_eth_phy: regethphygrp { 40262306a36Sopenharmony_ci fsl,pins = < 40362306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA7_GPIO2_IO9 0x41 40462306a36Sopenharmony_ci >; 40562306a36Sopenharmony_ci }; 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci pinctrl_restouch: restouchgrp { 40862306a36Sopenharmony_ci fsl,pins = < 40962306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO03_GPIO1_IO3 0x1c0 41062306a36Sopenharmony_ci >; 41162306a36Sopenharmony_ci }; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci pinctrl_uart2: uart2grp { 41462306a36Sopenharmony_ci fsl,pins = < 41562306a36Sopenharmony_ci MX8MM_IOMUXC_SAI3_TXFS_UART2_DCE_RX 0x140 41662306a36Sopenharmony_ci MX8MM_IOMUXC_SAI3_TXC_UART2_DCE_TX 0x140 41762306a36Sopenharmony_ci MX8MM_IOMUXC_SAI3_RXC_UART2_DCE_CTS_B 0x140 41862306a36Sopenharmony_ci MX8MM_IOMUXC_SAI3_RXD_UART2_DCE_RTS_B 0x140 41962306a36Sopenharmony_ci >; 42062306a36Sopenharmony_ci }; 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci pinctrl_uart4: uart4grp { 42362306a36Sopenharmony_ci fsl,pins = < 42462306a36Sopenharmony_ci MX8MM_IOMUXC_UART4_RXD_UART4_DCE_RX 0x140 42562306a36Sopenharmony_ci MX8MM_IOMUXC_UART4_TXD_UART4_DCE_TX 0x140 42662306a36Sopenharmony_ci >; 42762306a36Sopenharmony_ci }; 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci pinctrl_usdhc1: usdhc1grp { 43062306a36Sopenharmony_ci fsl,pins = < 43162306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK 0x190 43262306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x1d0 43362306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x1d0 43462306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x1d0 43562306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x1d0 43662306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3 0x1d0 43762306a36Sopenharmony_ci >; 43862306a36Sopenharmony_ci }; 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp { 44162306a36Sopenharmony_ci fsl,pins = < 44262306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK 0x194 44362306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x1d4 44462306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x1d4 44562306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x1d4 44662306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x1d4 44762306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3 0x1d4 44862306a36Sopenharmony_ci >; 44962306a36Sopenharmony_ci }; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ci pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp { 45262306a36Sopenharmony_ci fsl,pins = < 45362306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK 0x196 45462306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x1d6 45562306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x1d6 45662306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x1d6 45762306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x1d6 45862306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3 0x1d6 45962306a36Sopenharmony_ci >; 46062306a36Sopenharmony_ci }; 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_ci pinctrl_usdhc2_gpio: usdhc2gpiogrp { 46362306a36Sopenharmony_ci fsl,pins = < 46462306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO10_GPIO1_IO10 0xc1 46562306a36Sopenharmony_ci >; 46662306a36Sopenharmony_ci }; 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci pinctrl_usdhc2: usdhc2grp { 46962306a36Sopenharmony_ci fsl,pins = < 47062306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x190 47162306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d0 47262306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d0 47362306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d0 47462306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d0 47562306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d0 47662306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0 47762306a36Sopenharmony_ci >; 47862306a36Sopenharmony_ci }; 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_ci pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp { 48162306a36Sopenharmony_ci fsl,pins = < 48262306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x194 48362306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d4 48462306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d4 48562306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d4 48662306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d4 48762306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d4 48862306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0 48962306a36Sopenharmony_ci >; 49062306a36Sopenharmony_ci }; 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp { 49362306a36Sopenharmony_ci fsl,pins = < 49462306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x196 49562306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d6 49662306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d6 49762306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d6 49862306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d6 49962306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d6 50062306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0 50162306a36Sopenharmony_ci >; 50262306a36Sopenharmony_ci }; 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci pinctrl_usdhc3: usdhc3grp { 50562306a36Sopenharmony_ci fsl,pins = < 50662306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x190 50762306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d0 50862306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d0 50962306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d0 51062306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d0 51162306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d0 51262306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d0 51362306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d0 51462306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d0 51562306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d0 51662306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x190 51762306a36Sopenharmony_ci >; 51862306a36Sopenharmony_ci }; 51962306a36Sopenharmony_ci 52062306a36Sopenharmony_ci pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp { 52162306a36Sopenharmony_ci fsl,pins = < 52262306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x194 52362306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d4 52462306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d4 52562306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d4 52662306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d4 52762306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d4 52862306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d4 52962306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d4 53062306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d4 53162306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d4 53262306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x194 53362306a36Sopenharmony_ci >; 53462306a36Sopenharmony_ci }; 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_ci pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp { 53762306a36Sopenharmony_ci fsl,pins = < 53862306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x196 53962306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d6 54062306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d6 54162306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d6 54262306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d6 54362306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d6 54462306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d6 54562306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d6 54662306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d6 54762306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d6 54862306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x196 54962306a36Sopenharmony_ci >; 55062306a36Sopenharmony_ci }; 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci pinctrl_wdog: wdoggrp { 55362306a36Sopenharmony_ci fsl,pins = < 55462306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0x166 55562306a36Sopenharmony_ci >; 55662306a36Sopenharmony_ci }; 55762306a36Sopenharmony_ci}; 558