162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0-or-later OR MIT)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2020-2021 TQ-Systems GmbH
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <dt-bindings/phy/phy-imx8-pcie.h>
762306a36Sopenharmony_ci#include "imx8mm.dtsi"
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci/ {
1062306a36Sopenharmony_ci	model = "TQ-Systems GmbH i.MX8MM TQMa8MxML";
1162306a36Sopenharmony_ci	compatible = "tq,imx8mm-tqma8mqml", "fsl,imx8mm";
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci	memory@40000000 {
1462306a36Sopenharmony_ci		device_type = "memory";
1562306a36Sopenharmony_ci		/*  our minimum RAM config will be 1024 MiB */
1662306a36Sopenharmony_ci		reg = <0x00000000 0x40000000 0 0x40000000>;
1762306a36Sopenharmony_ci	};
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci	/* e-MMC IO, needed for HS modes */
2062306a36Sopenharmony_ci	reg_vcc1v8: regulator-vcc1v8 {
2162306a36Sopenharmony_ci		compatible = "regulator-fixed";
2262306a36Sopenharmony_ci		regulator-name = "TQMA8MXML_VCC1V8";
2362306a36Sopenharmony_ci		regulator-min-microvolt = <1800000>;
2462306a36Sopenharmony_ci		regulator-max-microvolt = <1800000>;
2562306a36Sopenharmony_ci	};
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci	/* identical to buck4_reg, but should never change */
2862306a36Sopenharmony_ci	reg_vcc3v3: regulator-vcc3v3 {
2962306a36Sopenharmony_ci		compatible = "regulator-fixed";
3062306a36Sopenharmony_ci		regulator-name = "TQMA8MXML_VCC3V3";
3162306a36Sopenharmony_ci		regulator-min-microvolt = <3300000>;
3262306a36Sopenharmony_ci		regulator-max-microvolt = <3300000>;
3362306a36Sopenharmony_ci	};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci	reserved-memory {
3662306a36Sopenharmony_ci		#address-cells = <2>;
3762306a36Sopenharmony_ci		#size-cells = <2>;
3862306a36Sopenharmony_ci		ranges;
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci		/* global autoconfigured region for contiguous allocations */
4162306a36Sopenharmony_ci		linux,cma {
4262306a36Sopenharmony_ci			compatible = "shared-dma-pool";
4362306a36Sopenharmony_ci			reusable;
4462306a36Sopenharmony_ci			/* 640 MiB */
4562306a36Sopenharmony_ci			size = <0 0x28000000>;
4662306a36Sopenharmony_ci			/*  1024 - 128 MiB, our minimum RAM config will be 1024 MiB */
4762306a36Sopenharmony_ci			alloc-ranges = <0 0x40000000 0 0x78000000>;
4862306a36Sopenharmony_ci			linux,cma-default;
4962306a36Sopenharmony_ci		};
5062306a36Sopenharmony_ci	};
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci&A53_0 {
5462306a36Sopenharmony_ci	cpu-supply = <&buck2_reg>;
5562306a36Sopenharmony_ci};
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci&flexspi {
5862306a36Sopenharmony_ci	pinctrl-names = "default";
5962306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_flexspi>;
6062306a36Sopenharmony_ci	status = "okay";
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	flash0: flash@0 {
6362306a36Sopenharmony_ci		compatible = "jedec,spi-nor";
6462306a36Sopenharmony_ci		reg = <0>;
6562306a36Sopenharmony_ci		#address-cells = <1>;
6662306a36Sopenharmony_ci		#size-cells = <1>;
6762306a36Sopenharmony_ci		spi-max-frequency = <84000000>;
6862306a36Sopenharmony_ci		spi-tx-bus-width = <1>;
6962306a36Sopenharmony_ci		spi-rx-bus-width = <4>;
7062306a36Sopenharmony_ci	};
7162306a36Sopenharmony_ci};
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci&gpu_2d {
7462306a36Sopenharmony_ci	status = "okay";
7562306a36Sopenharmony_ci};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci&gpu_3d {
7862306a36Sopenharmony_ci	status = "okay";
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci&i2c1 {
8262306a36Sopenharmony_ci	clock-frequency = <100000>;
8362306a36Sopenharmony_ci	pinctrl-names = "default", "gpio";
8462306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_i2c1>;
8562306a36Sopenharmony_ci	pinctrl-1 = <&pinctrl_i2c1_gpio>;
8662306a36Sopenharmony_ci	scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
8762306a36Sopenharmony_ci	sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
8862306a36Sopenharmony_ci	status = "okay";
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	sensor0: temperature-sensor@1b {
9162306a36Sopenharmony_ci		compatible = "nxp,se97b", "jedec,jc-42.4-temp";
9262306a36Sopenharmony_ci		reg = <0x1b>;
9362306a36Sopenharmony_ci	};
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	pca9450: pmic@25 {
9662306a36Sopenharmony_ci		compatible = "nxp,pca9450a";
9762306a36Sopenharmony_ci		reg = <0x25>;
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci		/* PMIC PCA9450 PMIC_nINT GPIO1_IO08 */
10062306a36Sopenharmony_ci		pinctrl-0 = <&pinctrl_pmic>;
10162306a36Sopenharmony_ci		pinctrl-names = "default";
10262306a36Sopenharmony_ci		interrupt-parent = <&gpio1>;
10362306a36Sopenharmony_ci		interrupts = <8 IRQ_TYPE_LEVEL_LOW>;
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci		regulators {
10662306a36Sopenharmony_ci			/* V_0V85_SOC: 0.85 */
10762306a36Sopenharmony_ci			buck1_reg: BUCK1 {
10862306a36Sopenharmony_ci				regulator-name = "BUCK1";
10962306a36Sopenharmony_ci				regulator-min-microvolt = <850000>;
11062306a36Sopenharmony_ci				regulator-max-microvolt = <850000>;
11162306a36Sopenharmony_ci				regulator-boot-on;
11262306a36Sopenharmony_ci				regulator-always-on;
11362306a36Sopenharmony_ci				regulator-ramp-delay = <3125>;
11462306a36Sopenharmony_ci			};
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci			/* VDD_ARM */
11762306a36Sopenharmony_ci			buck2_reg: BUCK2 {
11862306a36Sopenharmony_ci				regulator-name = "BUCK2";
11962306a36Sopenharmony_ci				regulator-min-microvolt = <850000>;
12062306a36Sopenharmony_ci				regulator-max-microvolt = <1000000>;
12162306a36Sopenharmony_ci				regulator-boot-on;
12262306a36Sopenharmony_ci				regulator-always-on;
12362306a36Sopenharmony_ci				nxp,dvs-run-voltage = <950000>;
12462306a36Sopenharmony_ci				nxp,dvs-standby-voltage = <850000>;
12562306a36Sopenharmony_ci				regulator-ramp-delay = <3125>;
12662306a36Sopenharmony_ci			};
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci			/* V_0V85_GPU / DRAM / VPU */
12962306a36Sopenharmony_ci			buck3_reg: BUCK3 {
13062306a36Sopenharmony_ci				regulator-name = "BUCK3";
13162306a36Sopenharmony_ci				regulator-min-microvolt = <850000>;
13262306a36Sopenharmony_ci				regulator-max-microvolt = <950000>;
13362306a36Sopenharmony_ci				regulator-boot-on;
13462306a36Sopenharmony_ci				regulator-always-on;
13562306a36Sopenharmony_ci				regulator-ramp-delay = <3125>;
13662306a36Sopenharmony_ci			};
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci			/* VCC3V3 -> VMMC, ... must not be changed */
13962306a36Sopenharmony_ci			buck4_reg: BUCK4 {
14062306a36Sopenharmony_ci				regulator-name = "BUCK4";
14162306a36Sopenharmony_ci				regulator-min-microvolt = <3300000>;
14262306a36Sopenharmony_ci				regulator-max-microvolt = <3300000>;
14362306a36Sopenharmony_ci				regulator-boot-on;
14462306a36Sopenharmony_ci				regulator-always-on;
14562306a36Sopenharmony_ci			};
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci			/* V_1V8 -> VQMMC, SPI-NOR, ... must not be changed */
14862306a36Sopenharmony_ci			buck5_reg: BUCK5 {
14962306a36Sopenharmony_ci				regulator-name = "BUCK5";
15062306a36Sopenharmony_ci				regulator-min-microvolt = <1800000>;
15162306a36Sopenharmony_ci				regulator-max-microvolt = <1800000>;
15262306a36Sopenharmony_ci				regulator-boot-on;
15362306a36Sopenharmony_ci				regulator-always-on;
15462306a36Sopenharmony_ci			};
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci			/* V_1V1 -> RAM, ... must not be changed */
15762306a36Sopenharmony_ci			buck6_reg: BUCK6 {
15862306a36Sopenharmony_ci				regulator-name = "BUCK6";
15962306a36Sopenharmony_ci				regulator-min-microvolt = <1100000>;
16062306a36Sopenharmony_ci				regulator-max-microvolt = <1100000>;
16162306a36Sopenharmony_ci				regulator-boot-on;
16262306a36Sopenharmony_ci				regulator-always-on;
16362306a36Sopenharmony_ci			};
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci			/* V_1V8_SNVS */
16662306a36Sopenharmony_ci			ldo1_reg: LDO1 {
16762306a36Sopenharmony_ci				regulator-name = "LDO1";
16862306a36Sopenharmony_ci				regulator-min-microvolt = <1800000>;
16962306a36Sopenharmony_ci				regulator-max-microvolt = <1800000>;
17062306a36Sopenharmony_ci				regulator-boot-on;
17162306a36Sopenharmony_ci				regulator-always-on;
17262306a36Sopenharmony_ci			};
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci			/* V_0V8_SNVS */
17562306a36Sopenharmony_ci			ldo2_reg: LDO2 {
17662306a36Sopenharmony_ci				regulator-name = "LDO2";
17762306a36Sopenharmony_ci				regulator-min-microvolt = <800000>;
17862306a36Sopenharmony_ci				regulator-max-microvolt = <850000>;
17962306a36Sopenharmony_ci				regulator-boot-on;
18062306a36Sopenharmony_ci				regulator-always-on;
18162306a36Sopenharmony_ci			};
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci			/* V_1V8_ANA */
18462306a36Sopenharmony_ci			ldo3_reg: LDO3 {
18562306a36Sopenharmony_ci				regulator-name = "LDO3";
18662306a36Sopenharmony_ci				regulator-min-microvolt = <1800000>;
18762306a36Sopenharmony_ci				regulator-max-microvolt = <1800000>;
18862306a36Sopenharmony_ci				regulator-boot-on;
18962306a36Sopenharmony_ci				regulator-always-on;
19062306a36Sopenharmony_ci			};
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci			/* V_0V9_MIPI */
19362306a36Sopenharmony_ci			ldo4_reg: LDO4 {
19462306a36Sopenharmony_ci				regulator-name = "LDO4";
19562306a36Sopenharmony_ci				regulator-min-microvolt = <900000>;
19662306a36Sopenharmony_ci				regulator-max-microvolt = <900000>;
19762306a36Sopenharmony_ci				regulator-boot-on;
19862306a36Sopenharmony_ci				regulator-always-on;
19962306a36Sopenharmony_ci			};
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci			/* VCC SD IO - switched using SD2 VSELECT */
20262306a36Sopenharmony_ci			ldo5_reg: LDO5 {
20362306a36Sopenharmony_ci				regulator-name = "LDO5";
20462306a36Sopenharmony_ci				regulator-min-microvolt = <1800000>;
20562306a36Sopenharmony_ci				regulator-max-microvolt = <3300000>;
20662306a36Sopenharmony_ci			};
20762306a36Sopenharmony_ci		};
20862306a36Sopenharmony_ci	};
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	pcf85063: rtc@51 {
21262306a36Sopenharmony_ci		compatible = "nxp,pcf85063a";
21362306a36Sopenharmony_ci		reg = <0x51>;
21462306a36Sopenharmony_ci		quartz-load-femtofarads = <7000>;
21562306a36Sopenharmony_ci	};
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	eeprom1: eeprom@53 {
21862306a36Sopenharmony_ci		compatible = "nxp,se97b", "atmel,24c02";
21962306a36Sopenharmony_ci		read-only;
22062306a36Sopenharmony_ci		reg = <0x53>;
22162306a36Sopenharmony_ci		pagesize = <16>;
22262306a36Sopenharmony_ci		vcc-supply = <&reg_vcc3v3>;
22362306a36Sopenharmony_ci	};
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	eeprom0: eeprom@57 {
22662306a36Sopenharmony_ci		compatible = "atmel,24c64";
22762306a36Sopenharmony_ci		reg = <0x57>;
22862306a36Sopenharmony_ci		pagesize = <32>;
22962306a36Sopenharmony_ci		vcc-supply = <&reg_vcc3v3>;
23062306a36Sopenharmony_ci	};
23162306a36Sopenharmony_ci};
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci&pcie_phy {
23462306a36Sopenharmony_ci	fsl,refclk-pad-mode = <IMX8_PCIE_REFCLK_PAD_INPUT>;
23562306a36Sopenharmony_ci	fsl,clkreq-unsupported;
23662306a36Sopenharmony_ci};
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci&usdhc3 {
23962306a36Sopenharmony_ci	pinctrl-names = "default", "state_100mhz", "state_200mhz";
24062306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_usdhc3>;
24162306a36Sopenharmony_ci	pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
24262306a36Sopenharmony_ci	pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
24362306a36Sopenharmony_ci	bus-width = <8>;
24462306a36Sopenharmony_ci	non-removable;
24562306a36Sopenharmony_ci	no-sd;
24662306a36Sopenharmony_ci	no-sdio;
24762306a36Sopenharmony_ci	vmmc-supply = <&reg_vcc3v3>;
24862306a36Sopenharmony_ci	vqmmc-supply = <&reg_vcc1v8>;
24962306a36Sopenharmony_ci	status = "okay";
25062306a36Sopenharmony_ci};
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci/*
25362306a36Sopenharmony_ci * Attention:
25462306a36Sopenharmony_ci * wdog reset is routed to PMIC, PMIC must be preconfigured to force POR
25562306a36Sopenharmony_ci * without LDO for SNVS. GPIO1_IO02 must not be used as GPIO.
25662306a36Sopenharmony_ci */
25762306a36Sopenharmony_ci&wdog1 {
25862306a36Sopenharmony_ci	pinctrl-names = "default";
25962306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_wdog>;
26062306a36Sopenharmony_ci	fsl,ext-reset-output;
26162306a36Sopenharmony_ci	status = "okay";
26262306a36Sopenharmony_ci};
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci&iomuxc {
26562306a36Sopenharmony_ci	pinctrl_flexspi: flexspigrp {
26662306a36Sopenharmony_ci		fsl,pins = <MX8MM_IOMUXC_NAND_ALE_QSPI_A_SCLK		0x82>,
26762306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B	0x82>,
26862306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA00_QSPI_A_DATA0	0x82>,
26962306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA01_QSPI_A_DATA1	0x82>,
27062306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA02_QSPI_A_DATA2	0x82>,
27162306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA03_QSPI_A_DATA3	0x82>;
27262306a36Sopenharmony_ci	};
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	pinctrl_i2c1: i2c1grp {
27562306a36Sopenharmony_ci		fsl,pins = <MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL		0x40000004>,
27662306a36Sopenharmony_ci			   <MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA		0x40000004>;
27762306a36Sopenharmony_ci	};
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	pinctrl_i2c1_gpio: i2c1gpiogrp {
28062306a36Sopenharmony_ci		fsl,pins = <MX8MM_IOMUXC_I2C1_SCL_GPIO5_IO14		0x40000004>,
28162306a36Sopenharmony_ci			   <MX8MM_IOMUXC_I2C1_SDA_GPIO5_IO15		0x40000004>;
28262306a36Sopenharmony_ci	};
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_ci	pinctrl_pmic: pmicgrp {
28562306a36Sopenharmony_ci		fsl,pins = <MX8MM_IOMUXC_GPIO1_IO08_GPIO1_IO8		0x94>;
28662306a36Sopenharmony_ci	};
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	pinctrl_reg_usdhc2_vmmc: regusdhc2vmmcgrp {
28962306a36Sopenharmony_ci		fsl,pins = <MX8MM_IOMUXC_SD2_RESET_B_GPIO2_IO19		0x84>;
29062306a36Sopenharmony_ci	};
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	pinctrl_usdhc3: usdhc3grp {
29362306a36Sopenharmony_ci		fsl,pins = <MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK		0x1d4>,
29462306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD		0x1d2>,
29562306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0	0x1d4>,
29662306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1	0x1d4>,
29762306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2	0x1d4>,
29862306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3	0x1d4>,
29962306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4		0x1d4>,
30062306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5	0x1d4>,
30162306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6	0x1d4>,
30262306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7		0x1d4>,
30362306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE	0x84>,
30462306a36Sopenharmony_ci			   /* option USDHC3_RESET_B not defined, only in RM */
30562306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_READY_B_GPIO3_IO16	0x84>;
30662306a36Sopenharmony_ci	};
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
30962306a36Sopenharmony_ci		fsl,pins = <MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK		0x1d2>,
31062306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD		0x1d2>,
31162306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0	0x1d4>,
31262306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1	0x1d4>,
31362306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2	0x1d4>,
31462306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3	0x1d4>,
31562306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4		0x1d4>,
31662306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5	0x1d4>,
31762306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6	0x1d4>,
31862306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7		0x1d4>,
31962306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE	0x84>,
32062306a36Sopenharmony_ci			   /* option USDHC3_RESET_B not defined, only in RM */
32162306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_READY_B_GPIO3_IO16	0x84>;
32262306a36Sopenharmony_ci	};
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_ci	pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
32562306a36Sopenharmony_ci		fsl,pins = <MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK		0x1d6>,
32662306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD		0x1d2>,
32762306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0	0x1d4>,
32862306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1	0x1d4>,
32962306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2	0x1d4>,
33062306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3	0x1d4>,
33162306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4		0x1d4>,
33262306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5	0x1d4>,
33362306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6	0x1d4>,
33462306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7		0x1d4>,
33562306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE	0x84>,
33662306a36Sopenharmony_ci			   /* option USDHC3_RESET_B not defined, only in RM */
33762306a36Sopenharmony_ci			   <MX8MM_IOMUXC_NAND_READY_B_GPIO3_IO16	0x84>;
33862306a36Sopenharmony_ci	};
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	pinctrl_wdog: wdoggrp {
34162306a36Sopenharmony_ci		fsl,pins = <MX8MM_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B	0x84>;
34262306a36Sopenharmony_ci	};
34362306a36Sopenharmony_ci};
344