162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ OR MIT 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2019 Kontron Electronics GmbH 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include "imx8mm.dtsi" 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci/ { 962306a36Sopenharmony_ci model = "Kontron SL i.MX8MM (N801X SOM)"; 1062306a36Sopenharmony_ci compatible = "kontron,imx8mm-sl", "fsl,imx8mm"; 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci memory@40000000 { 1362306a36Sopenharmony_ci device_type = "memory"; 1462306a36Sopenharmony_ci /* 1562306a36Sopenharmony_ci * There are multiple SoM flavors with different DDR sizes. 1662306a36Sopenharmony_ci * The smallest is 1GB. For larger sizes the bootloader will 1762306a36Sopenharmony_ci * update the reg property. 1862306a36Sopenharmony_ci */ 1962306a36Sopenharmony_ci reg = <0x0 0x40000000 0 0x80000000>; 2062306a36Sopenharmony_ci }; 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci chosen { 2362306a36Sopenharmony_ci stdout-path = &uart3; 2462306a36Sopenharmony_ci }; 2562306a36Sopenharmony_ci}; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci&A53_0 { 2862306a36Sopenharmony_ci cpu-supply = <®_vdd_arm>; 2962306a36Sopenharmony_ci}; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci&A53_1 { 3262306a36Sopenharmony_ci cpu-supply = <®_vdd_arm>; 3362306a36Sopenharmony_ci}; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci&A53_2 { 3662306a36Sopenharmony_ci cpu-supply = <®_vdd_arm>; 3762306a36Sopenharmony_ci}; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci&A53_3 { 4062306a36Sopenharmony_ci cpu-supply = <®_vdd_arm>; 4162306a36Sopenharmony_ci}; 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci&ddrc { 4462306a36Sopenharmony_ci operating-points-v2 = <&ddrc_opp_table>; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci ddrc_opp_table: opp-table { 4762306a36Sopenharmony_ci compatible = "operating-points-v2"; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci opp-100000000 { 5062306a36Sopenharmony_ci opp-hz = /bits/ 64 <100000000>; 5162306a36Sopenharmony_ci }; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci opp-750000000 { 5462306a36Sopenharmony_ci opp-hz = /bits/ 64 <750000000>; 5562306a36Sopenharmony_ci }; 5662306a36Sopenharmony_ci }; 5762306a36Sopenharmony_ci}; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci&ecspi1 { 6062306a36Sopenharmony_ci pinctrl-names = "default"; 6162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_ecspi1>; 6262306a36Sopenharmony_ci cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>; 6362306a36Sopenharmony_ci status = "okay"; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci flash@0 { 6662306a36Sopenharmony_ci compatible = "mxicy,mx25r1635f", "jedec,spi-nor"; 6762306a36Sopenharmony_ci spi-max-frequency = <80000000>; 6862306a36Sopenharmony_ci reg = <0>; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci partitions { 7162306a36Sopenharmony_ci compatible = "fixed-partitions"; 7262306a36Sopenharmony_ci #address-cells = <1>; 7362306a36Sopenharmony_ci #size-cells = <1>; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci partition@0 { 7662306a36Sopenharmony_ci label = "u-boot"; 7762306a36Sopenharmony_ci reg = <0x0 0x1e0000>; 7862306a36Sopenharmony_ci }; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci partition@1e0000 { 8162306a36Sopenharmony_ci label = "env"; 8262306a36Sopenharmony_ci reg = <0x1e0000 0x10000>; 8362306a36Sopenharmony_ci }; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci partition@1f0000 { 8662306a36Sopenharmony_ci label = "env_redundant"; 8762306a36Sopenharmony_ci reg = <0x1f0000 0x10000>; 8862306a36Sopenharmony_ci }; 8962306a36Sopenharmony_ci }; 9062306a36Sopenharmony_ci }; 9162306a36Sopenharmony_ci}; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci&i2c1 { 9462306a36Sopenharmony_ci clock-frequency = <400000>; 9562306a36Sopenharmony_ci pinctrl-names = "default"; 9662306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c1>; 9762306a36Sopenharmony_ci status = "okay"; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci pca9450: pmic@25 { 10062306a36Sopenharmony_ci compatible = "nxp,pca9450a"; 10162306a36Sopenharmony_ci reg = <0x25>; 10262306a36Sopenharmony_ci pinctrl-names = "default"; 10362306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_pmic>; 10462306a36Sopenharmony_ci interrupt-parent = <&gpio1>; 10562306a36Sopenharmony_ci interrupts = <0 IRQ_TYPE_LEVEL_LOW>; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci regulators { 10862306a36Sopenharmony_ci reg_vdd_soc: BUCK1 { 10962306a36Sopenharmony_ci regulator-name = "+0V8_VDD_SOC (BUCK1)"; 11062306a36Sopenharmony_ci regulator-min-microvolt = <800000>; 11162306a36Sopenharmony_ci regulator-max-microvolt = <850000>; 11262306a36Sopenharmony_ci regulator-boot-on; 11362306a36Sopenharmony_ci regulator-always-on; 11462306a36Sopenharmony_ci regulator-ramp-delay = <3125>; 11562306a36Sopenharmony_ci nxp,dvs-run-voltage = <850000>; 11662306a36Sopenharmony_ci nxp,dvs-standby-voltage = <800000>; 11762306a36Sopenharmony_ci }; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci reg_vdd_arm: BUCK2 { 12062306a36Sopenharmony_ci regulator-name = "+0V9_VDD_ARM (BUCK2)"; 12162306a36Sopenharmony_ci regulator-min-microvolt = <850000>; 12262306a36Sopenharmony_ci regulator-max-microvolt = <950000>; 12362306a36Sopenharmony_ci regulator-boot-on; 12462306a36Sopenharmony_ci regulator-always-on; 12562306a36Sopenharmony_ci regulator-ramp-delay = <3125>; 12662306a36Sopenharmony_ci nxp,dvs-run-voltage = <950000>; 12762306a36Sopenharmony_ci nxp,dvs-standby-voltage = <850000>; 12862306a36Sopenharmony_ci }; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci reg_vdd_dram: BUCK3 { 13162306a36Sopenharmony_ci regulator-name = "+0V9_VDD_DRAM&PU (BUCK3)"; 13262306a36Sopenharmony_ci regulator-min-microvolt = <850000>; 13362306a36Sopenharmony_ci regulator-max-microvolt = <950000>; 13462306a36Sopenharmony_ci regulator-boot-on; 13562306a36Sopenharmony_ci regulator-always-on; 13662306a36Sopenharmony_ci }; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci reg_vdd_3v3: BUCK4 { 13962306a36Sopenharmony_ci regulator-name = "+3V3 (BUCK4)"; 14062306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 14162306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 14262306a36Sopenharmony_ci regulator-boot-on; 14362306a36Sopenharmony_ci regulator-always-on; 14462306a36Sopenharmony_ci }; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci reg_vdd_1v8: BUCK5 { 14762306a36Sopenharmony_ci regulator-name = "+1V8 (BUCK5)"; 14862306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 14962306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 15062306a36Sopenharmony_ci regulator-boot-on; 15162306a36Sopenharmony_ci regulator-always-on; 15262306a36Sopenharmony_ci }; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci reg_nvcc_dram: BUCK6 { 15562306a36Sopenharmony_ci regulator-name = "+1V1_NVCC_DRAM (BUCK6)"; 15662306a36Sopenharmony_ci regulator-min-microvolt = <1100000>; 15762306a36Sopenharmony_ci regulator-max-microvolt = <1100000>; 15862306a36Sopenharmony_ci regulator-boot-on; 15962306a36Sopenharmony_ci regulator-always-on; 16062306a36Sopenharmony_ci }; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci reg_nvcc_snvs: LDO1 { 16362306a36Sopenharmony_ci regulator-name = "+1V8_NVCC_SNVS (LDO1)"; 16462306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 16562306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 16662306a36Sopenharmony_ci regulator-boot-on; 16762306a36Sopenharmony_ci regulator-always-on; 16862306a36Sopenharmony_ci }; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci reg_vdd_snvs: LDO2 { 17162306a36Sopenharmony_ci regulator-name = "+0V8_VDD_SNVS (LDO2)"; 17262306a36Sopenharmony_ci regulator-min-microvolt = <800000>; 17362306a36Sopenharmony_ci regulator-max-microvolt = <900000>; 17462306a36Sopenharmony_ci regulator-boot-on; 17562306a36Sopenharmony_ci regulator-always-on; 17662306a36Sopenharmony_ci }; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci reg_vdda: LDO3 { 17962306a36Sopenharmony_ci regulator-name = "+1V8_VDDA (LDO3)"; 18062306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 18162306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 18262306a36Sopenharmony_ci regulator-boot-on; 18362306a36Sopenharmony_ci regulator-always-on; 18462306a36Sopenharmony_ci }; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci reg_vdd_phy: LDO4 { 18762306a36Sopenharmony_ci regulator-name = "+0V9_VDD_PHY (LDO4)"; 18862306a36Sopenharmony_ci regulator-min-microvolt = <900000>; 18962306a36Sopenharmony_ci regulator-max-microvolt = <900000>; 19062306a36Sopenharmony_ci regulator-boot-on; 19162306a36Sopenharmony_ci regulator-always-on; 19262306a36Sopenharmony_ci }; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci reg_nvcc_sd: LDO5 { 19562306a36Sopenharmony_ci regulator-name = "NVCC_SD (LDO5)"; 19662306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 19762306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 19862306a36Sopenharmony_ci }; 19962306a36Sopenharmony_ci }; 20062306a36Sopenharmony_ci }; 20162306a36Sopenharmony_ci}; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci&uart3 { /* console */ 20462306a36Sopenharmony_ci pinctrl-names = "default"; 20562306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart3>; 20662306a36Sopenharmony_ci status = "okay"; 20762306a36Sopenharmony_ci}; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci&usdhc1 { 21062306a36Sopenharmony_ci pinctrl-names = "default", "state_100mhz", "state_200mhz"; 21162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_usdhc1>; 21262306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 21362306a36Sopenharmony_ci pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 21462306a36Sopenharmony_ci vmmc-supply = <®_vdd_3v3>; 21562306a36Sopenharmony_ci vqmmc-supply = <®_vdd_1v8>; 21662306a36Sopenharmony_ci bus-width = <8>; 21762306a36Sopenharmony_ci non-removable; 21862306a36Sopenharmony_ci status = "okay"; 21962306a36Sopenharmony_ci}; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci&wdog1 { 22262306a36Sopenharmony_ci pinctrl-names = "default"; 22362306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_wdog>; 22462306a36Sopenharmony_ci fsl,ext-reset-output; 22562306a36Sopenharmony_ci status = "okay"; 22662306a36Sopenharmony_ci}; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci&iomuxc { 22962306a36Sopenharmony_ci pinctrl_ecspi1: ecspi1grp { 23062306a36Sopenharmony_ci fsl,pins = < 23162306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI1_MISO_ECSPI1_MISO 0x82 23262306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI 0x82 23362306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK 0x82 23462306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI1_SS0_GPIO5_IO9 0x19 23562306a36Sopenharmony_ci >; 23662306a36Sopenharmony_ci }; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci pinctrl_i2c1: i2c1grp { 23962306a36Sopenharmony_ci fsl,pins = < 24062306a36Sopenharmony_ci MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL 0x40000083 24162306a36Sopenharmony_ci MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA 0x40000083 24262306a36Sopenharmony_ci >; 24362306a36Sopenharmony_ci }; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci pinctrl_pmic: pmicgrp { 24662306a36Sopenharmony_ci fsl,pins = < 24762306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x141 24862306a36Sopenharmony_ci >; 24962306a36Sopenharmony_ci }; 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci pinctrl_uart3: uart3grp { 25262306a36Sopenharmony_ci fsl,pins = < 25362306a36Sopenharmony_ci MX8MM_IOMUXC_UART3_RXD_UART3_DCE_RX 0x140 25462306a36Sopenharmony_ci MX8MM_IOMUXC_UART3_TXD_UART3_DCE_TX 0x140 25562306a36Sopenharmony_ci >; 25662306a36Sopenharmony_ci }; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci pinctrl_usdhc1: usdhc1grp { 25962306a36Sopenharmony_ci fsl,pins = < 26062306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK 0x190 26162306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x1d0 26262306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x1d0 26362306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x1d0 26462306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x1d0 26562306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3 0x1d0 26662306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4 0x1d0 26762306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5 0x1d0 26862306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6 0x1d0 26962306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7 0x1d0 27062306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0x019 27162306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x190 27262306a36Sopenharmony_ci >; 27362306a36Sopenharmony_ci }; 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp { 27662306a36Sopenharmony_ci fsl,pins = < 27762306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK 0x194 27862306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x1d4 27962306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x1d4 28062306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x1d4 28162306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x1d4 28262306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3 0x1d4 28362306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4 0x1d4 28462306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5 0x1d4 28562306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6 0x1d4 28662306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7 0x1d4 28762306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0x019 28862306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x194 28962306a36Sopenharmony_ci >; 29062306a36Sopenharmony_ci }; 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp { 29362306a36Sopenharmony_ci fsl,pins = < 29462306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK 0x196 29562306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x1d6 29662306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x1d6 29762306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x1d6 29862306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x1d6 29962306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3 0x1d6 30062306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4 0x1d6 30162306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5 0x1d6 30262306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6 0x1d6 30362306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7 0x1d6 30462306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0x019 30562306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x196 30662306a36Sopenharmony_ci >; 30762306a36Sopenharmony_ci }; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci pinctrl_wdog: wdoggrp { 31062306a36Sopenharmony_ci fsl,pins = < 31162306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6 31262306a36Sopenharmony_ci >; 31362306a36Sopenharmony_ci }; 31462306a36Sopenharmony_ci}; 315