162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ OR MIT
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2022 Kontron Electronics GmbH
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/irq.h>
762306a36Sopenharmony_ci#include "imx8mm.dtsi"
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci/ {
1062306a36Sopenharmony_ci	model = "Kontron OSM-S i.MX8MM (N802X SOM)";
1162306a36Sopenharmony_ci	compatible = "kontron,imx8mm-osm-s", "fsl,imx8mm";
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci	aliases {
1462306a36Sopenharmony_ci		rtc0 = &rv3028;
1562306a36Sopenharmony_ci		rtc1 = &snvs_rtc;
1662306a36Sopenharmony_ci	};
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci	memory@40000000 {
1962306a36Sopenharmony_ci		device_type = "memory";
2062306a36Sopenharmony_ci		/*
2162306a36Sopenharmony_ci		 * There are multiple SoM flavors with different DDR sizes.
2262306a36Sopenharmony_ci		 * The smallest is 1GB. For larger sizes the bootloader will
2362306a36Sopenharmony_ci		 * update the reg property.
2462306a36Sopenharmony_ci		 */
2562306a36Sopenharmony_ci		reg = <0x0 0x40000000 0 0x80000000>;
2662306a36Sopenharmony_ci	};
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci	chosen {
2962306a36Sopenharmony_ci		stdout-path = &uart3;
3062306a36Sopenharmony_ci	};
3162306a36Sopenharmony_ci};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci&A53_0 {
3462306a36Sopenharmony_ci	cpu-supply = <&reg_vdd_arm>;
3562306a36Sopenharmony_ci};
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci&A53_1 {
3862306a36Sopenharmony_ci	cpu-supply = <&reg_vdd_arm>;
3962306a36Sopenharmony_ci};
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci&A53_2 {
4262306a36Sopenharmony_ci	cpu-supply = <&reg_vdd_arm>;
4362306a36Sopenharmony_ci};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci&A53_3 {
4662306a36Sopenharmony_ci	cpu-supply = <&reg_vdd_arm>;
4762306a36Sopenharmony_ci};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci&ddrc {
5062306a36Sopenharmony_ci	operating-points-v2 = <&ddrc_opp_table>;
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci	ddrc_opp_table: opp-table {
5362306a36Sopenharmony_ci		compatible = "operating-points-v2";
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci		opp-100000000 {
5662306a36Sopenharmony_ci			opp-hz = /bits/ 64 <100000000>;
5762306a36Sopenharmony_ci		};
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci		opp-750000000 {
6062306a36Sopenharmony_ci			opp-hz = /bits/ 64 <750000000>;
6162306a36Sopenharmony_ci		};
6262306a36Sopenharmony_ci	};
6362306a36Sopenharmony_ci};
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci&ecspi1 {
6662306a36Sopenharmony_ci	pinctrl-names = "default";
6762306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_ecspi1>;
6862306a36Sopenharmony_ci	cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>;
6962306a36Sopenharmony_ci	status = "okay";
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci	flash@0 {
7262306a36Sopenharmony_ci		compatible = "mxicy,mx25r1635f", "jedec,spi-nor";
7362306a36Sopenharmony_ci		spi-max-frequency = <80000000>;
7462306a36Sopenharmony_ci		reg = <0>;
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci		partitions {
7762306a36Sopenharmony_ci			compatible = "fixed-partitions";
7862306a36Sopenharmony_ci			#address-cells = <1>;
7962306a36Sopenharmony_ci			#size-cells = <1>;
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci			partition@0 {
8262306a36Sopenharmony_ci				label = "u-boot";
8362306a36Sopenharmony_ci				reg = <0x0 0x1e0000>;
8462306a36Sopenharmony_ci			};
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci			partition@1e0000 {
8762306a36Sopenharmony_ci				label = "env";
8862306a36Sopenharmony_ci				reg = <0x1e0000 0x10000>;
8962306a36Sopenharmony_ci			};
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci			partition@1f0000 {
9262306a36Sopenharmony_ci				label = "env_redundant";
9362306a36Sopenharmony_ci				reg = <0x1f0000 0x10000>;
9462306a36Sopenharmony_ci			};
9562306a36Sopenharmony_ci		};
9662306a36Sopenharmony_ci	};
9762306a36Sopenharmony_ci};
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci&i2c1 {
10062306a36Sopenharmony_ci	clock-frequency = <400000>;
10162306a36Sopenharmony_ci	pinctrl-names = "default";
10262306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_i2c1>;
10362306a36Sopenharmony_ci	status = "okay";
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	pca9450: pmic@25 {
10662306a36Sopenharmony_ci		compatible = "nxp,pca9450a";
10762306a36Sopenharmony_ci		reg = <0x25>;
10862306a36Sopenharmony_ci		pinctrl-names = "default";
10962306a36Sopenharmony_ci		pinctrl-0 = <&pinctrl_pmic>;
11062306a36Sopenharmony_ci		interrupt-parent = <&gpio1>;
11162306a36Sopenharmony_ci		interrupts = <0 IRQ_TYPE_LEVEL_LOW>;
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci		regulators {
11462306a36Sopenharmony_ci			reg_vdd_soc: BUCK1 {
11562306a36Sopenharmony_ci				regulator-name = "+0V8_VDD_SOC (BUCK1)";
11662306a36Sopenharmony_ci				regulator-min-microvolt = <800000>;
11762306a36Sopenharmony_ci				regulator-max-microvolt = <850000>;
11862306a36Sopenharmony_ci				regulator-boot-on;
11962306a36Sopenharmony_ci				regulator-always-on;
12062306a36Sopenharmony_ci				regulator-ramp-delay = <3125>;
12162306a36Sopenharmony_ci				nxp,dvs-run-voltage = <850000>;
12262306a36Sopenharmony_ci				nxp,dvs-standby-voltage = <800000>;
12362306a36Sopenharmony_ci			};
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci			reg_vdd_arm: BUCK2 {
12662306a36Sopenharmony_ci				regulator-name = "+0V9_VDD_ARM (BUCK2)";
12762306a36Sopenharmony_ci				regulator-min-microvolt = <850000>;
12862306a36Sopenharmony_ci				regulator-max-microvolt = <950000>;
12962306a36Sopenharmony_ci				regulator-boot-on;
13062306a36Sopenharmony_ci				regulator-always-on;
13162306a36Sopenharmony_ci				regulator-ramp-delay = <3125>;
13262306a36Sopenharmony_ci				nxp,dvs-run-voltage = <950000>;
13362306a36Sopenharmony_ci				nxp,dvs-standby-voltage = <850000>;
13462306a36Sopenharmony_ci			};
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci			reg_vdd_dram: BUCK3 {
13762306a36Sopenharmony_ci				regulator-name = "+0V9_VDD_DRAM&PU (BUCK3)";
13862306a36Sopenharmony_ci				regulator-min-microvolt = <850000>;
13962306a36Sopenharmony_ci				regulator-max-microvolt = <950000>;
14062306a36Sopenharmony_ci				regulator-boot-on;
14162306a36Sopenharmony_ci				regulator-always-on;
14262306a36Sopenharmony_ci			};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci			reg_vdd_3v3: BUCK4 {
14562306a36Sopenharmony_ci				regulator-name = "+3V3 (BUCK4)";
14662306a36Sopenharmony_ci				regulator-min-microvolt = <3300000>;
14762306a36Sopenharmony_ci				regulator-max-microvolt = <3300000>;
14862306a36Sopenharmony_ci				regulator-boot-on;
14962306a36Sopenharmony_ci				regulator-always-on;
15062306a36Sopenharmony_ci			};
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci			reg_vdd_1v8: BUCK5 {
15362306a36Sopenharmony_ci				regulator-name = "+1V8 (BUCK5)";
15462306a36Sopenharmony_ci				regulator-min-microvolt = <1800000>;
15562306a36Sopenharmony_ci				regulator-max-microvolt = <1800000>;
15662306a36Sopenharmony_ci				regulator-boot-on;
15762306a36Sopenharmony_ci				regulator-always-on;
15862306a36Sopenharmony_ci			};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci			reg_nvcc_dram: BUCK6 {
16162306a36Sopenharmony_ci				regulator-name = "+1V1_NVCC_DRAM (BUCK6)";
16262306a36Sopenharmony_ci				regulator-min-microvolt = <1100000>;
16362306a36Sopenharmony_ci				regulator-max-microvolt = <1100000>;
16462306a36Sopenharmony_ci				regulator-boot-on;
16562306a36Sopenharmony_ci				regulator-always-on;
16662306a36Sopenharmony_ci			};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci			reg_nvcc_snvs: LDO1 {
16962306a36Sopenharmony_ci				regulator-name = "+1V8_NVCC_SNVS (LDO1)";
17062306a36Sopenharmony_ci				regulator-min-microvolt = <1800000>;
17162306a36Sopenharmony_ci				regulator-max-microvolt = <1800000>;
17262306a36Sopenharmony_ci				regulator-boot-on;
17362306a36Sopenharmony_ci				regulator-always-on;
17462306a36Sopenharmony_ci			};
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci			reg_vdd_snvs: LDO2 {
17762306a36Sopenharmony_ci				regulator-name = "+0V8_VDD_SNVS (LDO2)";
17862306a36Sopenharmony_ci				regulator-min-microvolt = <800000>;
17962306a36Sopenharmony_ci				regulator-max-microvolt = <900000>;
18062306a36Sopenharmony_ci				regulator-boot-on;
18162306a36Sopenharmony_ci				regulator-always-on;
18262306a36Sopenharmony_ci			};
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci			reg_vdda: LDO3 {
18562306a36Sopenharmony_ci				regulator-name = "+1V8_VDDA (LDO3)";
18662306a36Sopenharmony_ci				regulator-min-microvolt = <1800000>;
18762306a36Sopenharmony_ci				regulator-max-microvolt = <1800000>;
18862306a36Sopenharmony_ci				regulator-boot-on;
18962306a36Sopenharmony_ci				regulator-always-on;
19062306a36Sopenharmony_ci			};
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci			reg_vdd_phy: LDO4 {
19362306a36Sopenharmony_ci				regulator-name = "+0V9_VDD_PHY (LDO4)";
19462306a36Sopenharmony_ci				regulator-min-microvolt = <900000>;
19562306a36Sopenharmony_ci				regulator-max-microvolt = <900000>;
19662306a36Sopenharmony_ci				regulator-boot-on;
19762306a36Sopenharmony_ci				regulator-always-on;
19862306a36Sopenharmony_ci			};
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci			reg_nvcc_sd: LDO5 {
20162306a36Sopenharmony_ci				regulator-name = "NVCC_SD (LDO5)";
20262306a36Sopenharmony_ci				regulator-min-microvolt = <1800000>;
20362306a36Sopenharmony_ci				regulator-max-microvolt = <3300000>;
20462306a36Sopenharmony_ci			};
20562306a36Sopenharmony_ci		};
20662306a36Sopenharmony_ci	};
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci	rv3028: rtc@52 {
20962306a36Sopenharmony_ci		compatible = "microcrystal,rv3028";
21062306a36Sopenharmony_ci		reg = <0x52>;
21162306a36Sopenharmony_ci		pinctrl-names = "default";
21262306a36Sopenharmony_ci		pinctrl-0 = <&pinctrl_rtc>;
21362306a36Sopenharmony_ci		interrupts-extended = <&gpio4 1 IRQ_TYPE_LEVEL_LOW>;
21462306a36Sopenharmony_ci		trickle-diode-disable;
21562306a36Sopenharmony_ci	};
21662306a36Sopenharmony_ci};
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci&uart3 { /* console */
21962306a36Sopenharmony_ci	pinctrl-names = "default";
22062306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_uart3>;
22162306a36Sopenharmony_ci	status = "okay";
22262306a36Sopenharmony_ci};
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci&usdhc1 {
22562306a36Sopenharmony_ci	pinctrl-names = "default", "state_100mhz", "state_200mhz";
22662306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_usdhc1>;
22762306a36Sopenharmony_ci	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
22862306a36Sopenharmony_ci	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
22962306a36Sopenharmony_ci	vmmc-supply = <&reg_vdd_3v3>;
23062306a36Sopenharmony_ci	vqmmc-supply = <&reg_vdd_1v8>;
23162306a36Sopenharmony_ci	bus-width = <8>;
23262306a36Sopenharmony_ci	non-removable;
23362306a36Sopenharmony_ci	status = "okay";
23462306a36Sopenharmony_ci};
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci&wdog1 {
23762306a36Sopenharmony_ci	pinctrl-names = "default";
23862306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_wdog>;
23962306a36Sopenharmony_ci	fsl,ext-reset-output;
24062306a36Sopenharmony_ci	status = "okay";
24162306a36Sopenharmony_ci};
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci&iomuxc {
24462306a36Sopenharmony_ci	pinctrl_ecspi1: ecspi1grp {
24562306a36Sopenharmony_ci		fsl,pins = <
24662306a36Sopenharmony_ci			MX8MM_IOMUXC_ECSPI1_MISO_ECSPI1_MISO		0x82
24762306a36Sopenharmony_ci			MX8MM_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI		0x82
24862306a36Sopenharmony_ci			MX8MM_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK		0x82
24962306a36Sopenharmony_ci			MX8MM_IOMUXC_ECSPI1_SS0_GPIO5_IO9		0x19
25062306a36Sopenharmony_ci		>;
25162306a36Sopenharmony_ci	};
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	pinctrl_i2c1: i2c1grp {
25462306a36Sopenharmony_ci		fsl,pins = <
25562306a36Sopenharmony_ci			MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL			0x40000083
25662306a36Sopenharmony_ci			MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA			0x40000083
25762306a36Sopenharmony_ci		>;
25862306a36Sopenharmony_ci	};
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	pinctrl_pmic: pmicgrp {
26162306a36Sopenharmony_ci		fsl,pins = <
26262306a36Sopenharmony_ci			MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0		0x141
26362306a36Sopenharmony_ci		>;
26462306a36Sopenharmony_ci	};
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	pinctrl_rtc: rtcgrp {
26762306a36Sopenharmony_ci		fsl,pins = <
26862306a36Sopenharmony_ci			MX8MM_IOMUXC_SAI1_RXC_GPIO4_IO1			0x19
26962306a36Sopenharmony_ci		>;
27062306a36Sopenharmony_ci	};
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	pinctrl_uart3: uart3grp {
27362306a36Sopenharmony_ci		fsl,pins = <
27462306a36Sopenharmony_ci			MX8MM_IOMUXC_UART3_RXD_UART3_DCE_RX		0x140
27562306a36Sopenharmony_ci			MX8MM_IOMUXC_UART3_TXD_UART3_DCE_TX		0x140
27662306a36Sopenharmony_ci		>;
27762306a36Sopenharmony_ci	};
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	pinctrl_usdhc1: usdhc1grp {
28062306a36Sopenharmony_ci		fsl,pins = <
28162306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK			0x190
28262306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD			0x1d0
28362306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0		0x1d0
28462306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1		0x1d0
28562306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2		0x1d0
28662306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3		0x1d0
28762306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4		0x1d0
28862306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5		0x1d0
28962306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6		0x1d0
29062306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7		0x1d0
29162306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B		0x019
29262306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_STROBE_USDHC1_STROBE		0x190
29362306a36Sopenharmony_ci		>;
29462306a36Sopenharmony_ci	};
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
29762306a36Sopenharmony_ci		fsl,pins = <
29862306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK			0x194
29962306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD			0x1d4
30062306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0		0x1d4
30162306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1		0x1d4
30262306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2		0x1d4
30362306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3		0x1d4
30462306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4		0x1d4
30562306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5		0x1d4
30662306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6		0x1d4
30762306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7		0x1d4
30862306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B		0x019
30962306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_STROBE_USDHC1_STROBE		0x194
31062306a36Sopenharmony_ci		>;
31162306a36Sopenharmony_ci	};
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci	pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
31462306a36Sopenharmony_ci		fsl,pins = <
31562306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK			0x196
31662306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD			0x1d6
31762306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0		0x1d6
31862306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1		0x1d6
31962306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2		0x1d6
32062306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3		0x1d6
32162306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4		0x1d6
32262306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5		0x1d6
32362306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6		0x1d6
32462306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7		0x1d6
32562306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B		0x019
32662306a36Sopenharmony_ci			MX8MM_IOMUXC_SD1_STROBE_USDHC1_STROBE		0x196
32762306a36Sopenharmony_ci		>;
32862306a36Sopenharmony_ci	};
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	pinctrl_wdog: wdoggrp {
33162306a36Sopenharmony_ci		fsl,pins = <
33262306a36Sopenharmony_ci			MX8MM_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B		0xc6
33362306a36Sopenharmony_ci		>;
33462306a36Sopenharmony_ci	};
33562306a36Sopenharmony_ci};
336