162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0 OR MIT) 262306a36Sopenharmony_ci// 362306a36Sopenharmony_ci// Copyright 2018 NXP 462306a36Sopenharmony_ci// Copyright (C) 2021 emtrion GmbH 562306a36Sopenharmony_ci// 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci/dts-v1/; 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include "imx8mm.dtsi" 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci/ { 1262306a36Sopenharmony_ci chosen { 1362306a36Sopenharmony_ci stdout-path = &uart1; 1462306a36Sopenharmony_ci }; 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci som_leds: leds { 1762306a36Sopenharmony_ci compatible = "gpio-leds"; 1862306a36Sopenharmony_ci pinctrl-names = "default"; 1962306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_gpio_led>; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci led-green { 2262306a36Sopenharmony_ci label = "som:green"; 2362306a36Sopenharmony_ci gpios = <&gpio3 4 GPIO_ACTIVE_HIGH>; 2462306a36Sopenharmony_ci default-state = "on"; 2562306a36Sopenharmony_ci linux,default-trigger = "heartbeat"; 2662306a36Sopenharmony_ci }; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci led-red { 2962306a36Sopenharmony_ci label = "som:red"; 3062306a36Sopenharmony_ci gpios = <&gpio5 10 GPIO_ACTIVE_HIGH>; 3162306a36Sopenharmony_ci default-state = "off"; 3262306a36Sopenharmony_ci }; 3362306a36Sopenharmony_ci }; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci lvds_backlight: lvds-backlight { 3662306a36Sopenharmony_ci compatible = "pwm-backlight"; 3762306a36Sopenharmony_ci enable-gpios = <&gpio3 23 GPIO_ACTIVE_HIGH>; 3862306a36Sopenharmony_ci pwms = <&pwm1 0 50000 0>; 3962306a36Sopenharmony_ci brightness-levels = < 4062306a36Sopenharmony_ci 0 4 8 16 32 64 80 96 112 4162306a36Sopenharmony_ci 128 144 160 176 250 4262306a36Sopenharmony_ci >; 4362306a36Sopenharmony_ci default-brightness-level = <9>; 4462306a36Sopenharmony_ci status = "disabled"; 4562306a36Sopenharmony_ci }; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci reg_usdhc1_vmmc: regulator-emmc { 4862306a36Sopenharmony_ci compatible = "regulator-fixed"; 4962306a36Sopenharmony_ci regulator-name = "eMMC"; 5062306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 5162306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 5262306a36Sopenharmony_ci }; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci reg_usdhc2_vmmc: regulator-usdhc2 { 5562306a36Sopenharmony_ci compatible = "regulator-fixed"; 5662306a36Sopenharmony_ci regulator-name = "sdcard_3V3"; 5762306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 5862306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 5962306a36Sopenharmony_ci }; 6062306a36Sopenharmony_ci}; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci&A53_0 { 6362306a36Sopenharmony_ci cpu-supply = <&buck2_reg>; 6462306a36Sopenharmony_ci}; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci&ecspi1 { 6762306a36Sopenharmony_ci pinctrl-names = "default"; 6862306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_ecspi1 &pinctrl_ecspi1_cs>; 6962306a36Sopenharmony_ci cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>, 7062306a36Sopenharmony_ci <&gpio5 13 GPIO_ACTIVE_LOW>; 7162306a36Sopenharmony_ci status = "okay"; 7262306a36Sopenharmony_ci}; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci&fec1 { 7562306a36Sopenharmony_ci pinctrl-names = "default"; 7662306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_fec1>; 7762306a36Sopenharmony_ci phy-mode = "rgmii-id"; 7862306a36Sopenharmony_ci phy-handle = <ðphy0>; 7962306a36Sopenharmony_ci fsl,magic-packet; 8062306a36Sopenharmony_ci status = "okay"; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci mdio { 8362306a36Sopenharmony_ci #address-cells = <1>; 8462306a36Sopenharmony_ci #size-cells = <0>; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci ethphy0: ethernet-phy@0 { 8762306a36Sopenharmony_ci compatible = "ethernet-phy-ieee802.3-c22"; 8862306a36Sopenharmony_ci reg = <0>; 8962306a36Sopenharmony_ci reset-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>; 9062306a36Sopenharmony_ci reset-assert-us = <10000>; 9162306a36Sopenharmony_ci }; 9262306a36Sopenharmony_ci }; 9362306a36Sopenharmony_ci}; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci&flexspi { 9662306a36Sopenharmony_ci pinctrl-names = "default"; 9762306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_flexspi0>; 9862306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_flexspi1>; 9962306a36Sopenharmony_ci status = "okay"; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci flash0: flash@0 { 10262306a36Sopenharmony_ci reg = <0>; 10362306a36Sopenharmony_ci #address-cells = <1>; 10462306a36Sopenharmony_ci #size-cells = <1>; 10562306a36Sopenharmony_ci compatible = "jedec,spi-nor"; 10662306a36Sopenharmony_ci spi-max-frequency = <40000000>; 10762306a36Sopenharmony_ci }; 10862306a36Sopenharmony_ci}; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci&iomuxc { 11162306a36Sopenharmony_ci pinctrl_csi_pwn: csi-pwn-grp { 11262306a36Sopenharmony_ci fsl,pins = < 11362306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO07_GPIO1_IO7 0x19 11462306a36Sopenharmony_ci >; 11562306a36Sopenharmony_ci }; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci pinctrl_ecspi1: ecspi1-grp { 11862306a36Sopenharmony_ci fsl,pins = < 11962306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK 0x82 12062306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI 0x82 12162306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI1_MISO_ECSPI1_MISO 0x82 12262306a36Sopenharmony_ci >; 12362306a36Sopenharmony_ci }; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci pinctrl_ecspi1_cs: ecspi1cs-grp { 12662306a36Sopenharmony_ci fsl,pins = < 12762306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI1_SS0_GPIO5_IO9 0x40000 12862306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI2_SS0_GPIO5_IO13 0x40000 12962306a36Sopenharmony_ci >; 13062306a36Sopenharmony_ci }; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci pinctrl_fec1: fec1-grp { 13362306a36Sopenharmony_ci fsl,pins = < 13462306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_MDC_ENET1_MDC 0x3 13562306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO 0x3 13662306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f 13762306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f 13862306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f 13962306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f 14062306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91 14162306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91 14262306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91 14362306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91 14462306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f 14562306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91 14662306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91 14762306a36Sopenharmony_ci MX8MM_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f 14862306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x19 14962306a36Sopenharmony_ci >; 15062306a36Sopenharmony_ci }; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci pinctrl_flexspi0: flexspi0-grp { 15362306a36Sopenharmony_ci fsl,pins = < 15462306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_ALE_QSPI_A_SCLK 0x1c2 15562306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B 0x82 15662306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA00_QSPI_A_DATA0 0x82 15762306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA01_QSPI_A_DATA1 0x82 15862306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA02_QSPI_A_DATA2 0x82 15962306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA03_QSPI_A_DATA3 0x82 16062306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DQS_QSPI_A_DQS 0x82 16162306a36Sopenharmony_ci >; 16262306a36Sopenharmony_ci }; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci pinctrl_flexspi1: flexspi1-grp { 16562306a36Sopenharmony_ci fsl,pins = < 16662306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CLE_QSPI_B_SCLK 0x1c2 16762306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE2_B_QSPI_B_SS0_B 0x82 16862306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA04_QSPI_B_DATA0 0x82 16962306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA05_QSPI_B_DATA1 0x82 17062306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA06_QSPI_B_DATA2 0x82 17162306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_DATA07_QSPI_B_DATA3 0x82 17262306a36Sopenharmony_ci >; 17362306a36Sopenharmony_ci }; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci pinctrl_gpio_led: gpio-led-grp { 17662306a36Sopenharmony_ci fsl,pins = < 17762306a36Sopenharmony_ci MX8MM_IOMUXC_ECSPI2_SCLK_GPIO5_IO10 0x19 17862306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE3_B_GPIO3_IO4 0x19 17962306a36Sopenharmony_ci >; 18062306a36Sopenharmony_ci }; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci pinctrl_i2c1: i2c1-grp { 18362306a36Sopenharmony_ci fsl,pins = < 18462306a36Sopenharmony_ci MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL 0x400001c3 18562306a36Sopenharmony_ci MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA 0x400001c3 18662306a36Sopenharmony_ci >; 18762306a36Sopenharmony_ci }; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci pinctrl_i2c2: i2c2grp { 19062306a36Sopenharmony_ci fsl,pins = < 19162306a36Sopenharmony_ci MX8MM_IOMUXC_I2C2_SCL_I2C2_SCL 0x400001c3 19262306a36Sopenharmony_ci MX8MM_IOMUXC_I2C2_SDA_I2C2_SDA 0x400001c3 19362306a36Sopenharmony_ci >; 19462306a36Sopenharmony_ci }; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci pinctrl_i2c3: i2c3-grp { 19762306a36Sopenharmony_ci fsl,pins = < 19862306a36Sopenharmony_ci MX8MM_IOMUXC_I2C3_SCL_I2C3_SCL 0x400001c3 19962306a36Sopenharmony_ci MX8MM_IOMUXC_I2C3_SDA_I2C3_SDA 0x400001c3 20062306a36Sopenharmony_ci >; 20162306a36Sopenharmony_ci }; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci pinctrl_lvds: lvds-grp { 20462306a36Sopenharmony_ci fsl,pins = < 20562306a36Sopenharmony_ci MX8MM_IOMUXC_SAI5_MCLK_GPIO3_IO25 0x06 20662306a36Sopenharmony_ci >; 20762306a36Sopenharmony_ci }; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci pinctrl_pcie0: pcie0-grp { 21062306a36Sopenharmony_ci fsl,pins = < 21162306a36Sopenharmony_ci MX8MM_IOMUXC_SAI5_RXC_GPIO3_IO20 0x41 21262306a36Sopenharmony_ci MX8MM_IOMUXC_SAI5_RXFS_GPIO3_IO19 0x41 21362306a36Sopenharmony_ci >; 21462306a36Sopenharmony_ci }; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci pinctrl_pmic: pmicirq-grp { 21762306a36Sopenharmony_ci fsl,pins = < 21862306a36Sopenharmony_ci MX8MM_IOMUXC_NAND_CE1_B_GPIO3_IO2 0x41 21962306a36Sopenharmony_ci >; 22062306a36Sopenharmony_ci }; 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci pinctrl_pwm1: pwm1-grp { 22362306a36Sopenharmony_ci fsl,pins = < 22462306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO01_PWM1_OUT 0x06 22562306a36Sopenharmony_ci >; 22662306a36Sopenharmony_ci }; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci pinctrl_sai2: sai2-grp { 22962306a36Sopenharmony_ci fsl,pins = < 23062306a36Sopenharmony_ci MX8MM_IOMUXC_SAI2_MCLK_SAI2_MCLK 0xd6 23162306a36Sopenharmony_ci MX8MM_IOMUXC_SAI2_RXC_SAI2_RX_BCLK 0xd6 23262306a36Sopenharmony_ci MX8MM_IOMUXC_SAI2_RXD0_SAI2_RX_DATA0 0xd6 23362306a36Sopenharmony_ci MX8MM_IOMUXC_SAI2_RXFS_SAI2_RX_SYNC 0xd6 23462306a36Sopenharmony_ci MX8MM_IOMUXC_SAI2_TXC_SAI2_TX_BCLK 0xd6 23562306a36Sopenharmony_ci MX8MM_IOMUXC_SAI2_TXD0_SAI2_TX_DATA0 0xd6 23662306a36Sopenharmony_ci MX8MM_IOMUXC_SAI2_TXFS_SAI2_TX_SYNC 0xd6 23762306a36Sopenharmony_ci >; 23862306a36Sopenharmony_ci }; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci pinctrl_spdif1: spdif1-grp { 24162306a36Sopenharmony_ci fsl,pins = < 24262306a36Sopenharmony_ci MX8MM_IOMUXC_SPDIF_TX_SPDIF1_OUT 0xd6 24362306a36Sopenharmony_ci MX8MM_IOMUXC_SPDIF_RX_SPDIF1_IN 0xd6 24462306a36Sopenharmony_ci >; 24562306a36Sopenharmony_ci }; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci pinctrl_uart1: uart1-grp { 24862306a36Sopenharmony_ci fsl,pins = < 24962306a36Sopenharmony_ci MX8MM_IOMUXC_UART1_RXD_UART1_DCE_RX 0x140 25062306a36Sopenharmony_ci MX8MM_IOMUXC_UART1_TXD_UART1_DCE_TX 0x140 25162306a36Sopenharmony_ci >; 25262306a36Sopenharmony_ci }; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci pinctrl_uart2: uart2-grp { 25562306a36Sopenharmony_ci fsl,pins = < 25662306a36Sopenharmony_ci MX8MM_IOMUXC_UART2_RXD_UART2_DCE_RX 0x140 25762306a36Sopenharmony_ci MX8MM_IOMUXC_UART2_TXD_UART2_DCE_TX 0x140 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci /* rts and cts */ 26062306a36Sopenharmony_ci MX8MM_IOMUXC_SAI3_RXC_UART2_DCE_CTS_B 0x140 26162306a36Sopenharmony_ci MX8MM_IOMUXC_SAI3_RXD_UART2_DCE_RTS_B 0x140 26262306a36Sopenharmony_ci >; 26362306a36Sopenharmony_ci }; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci pinctrl_uart3: uart3-grp { 26662306a36Sopenharmony_ci fsl,pins = < 26762306a36Sopenharmony_ci MX8MM_IOMUXC_UART3_RXD_UART3_DCE_RX 0x140 26862306a36Sopenharmony_ci MX8MM_IOMUXC_UART3_TXD_UART3_DCE_TX 0x140 26962306a36Sopenharmony_ci >; 27062306a36Sopenharmony_ci }; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci pinctrl_uart4: uart4-grp { 27362306a36Sopenharmony_ci fsl,pins = < 27462306a36Sopenharmony_ci MX8MM_IOMUXC_UART4_RXD_UART4_DCE_RX 0x140 27562306a36Sopenharmony_ci MX8MM_IOMUXC_UART4_TXD_UART4_DCE_TX 0x140 27662306a36Sopenharmony_ci >; 27762306a36Sopenharmony_ci }; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci pinctrl_usdhc1: usdhc1-grp { 28062306a36Sopenharmony_ci fsl,pins = < 28162306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK 0x190 28262306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x1d0 28362306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x1d0 28462306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x1d0 28562306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x1d0 28662306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3 0x1d0 28762306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4 0x1d0 28862306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5 0x1d0 28962306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6 0x1d0 29062306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7 0x1d0 29162306a36Sopenharmony_ci >; 29262306a36Sopenharmony_ci }; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci pinctrl_usdhc1_100mhz: usdhc1-100mhz-grp { 29562306a36Sopenharmony_ci fsl,pins = < 29662306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK 0x194 29762306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x1d4 29862306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x1d4 29962306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x1d4 30062306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x1d4 30162306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3 0x1d4 30262306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4 0x1d4 30362306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5 0x1d4 30462306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6 0x1d4 30562306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7 0x1d4 30662306a36Sopenharmony_ci >; 30762306a36Sopenharmony_ci }; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci pinctrl_usdhc1_200mhz: usdhc1-200mhz-grp { 31062306a36Sopenharmony_ci fsl,pins = < 31162306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK 0x196 31262306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x1d6 31362306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x1d6 31462306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x1d6 31562306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x1d6 31662306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3 0x1d6 31762306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4 0x1d6 31862306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5 0x1d6 31962306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6 0x1d6 32062306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7 0x1d6 32162306a36Sopenharmony_ci >; 32262306a36Sopenharmony_ci }; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci pinctrl_usdhc1_gpio: usdhc1-gpio-grp { 32562306a36Sopenharmony_ci fsl,pins = < 32662306a36Sopenharmony_ci MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0x41 32762306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO03_GPIO1_IO3 0x1c4 32862306a36Sopenharmony_ci >; 32962306a36Sopenharmony_ci }; 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci pinctrl_usdhc2: usdhc2-grp { 33262306a36Sopenharmony_ci fsl,pins = < 33362306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x190 33462306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d0 33562306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d0 33662306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d0 33762306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d0 33862306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d0 33962306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0 34062306a36Sopenharmony_ci >; 34162306a36Sopenharmony_ci }; 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci pinctrl_usdhc2_100mhz: usdhc2-100mhz-grp { 34462306a36Sopenharmony_ci fsl,pins = < 34562306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x194 34662306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d4 34762306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d4 34862306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d4 34962306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d4 35062306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d4 35162306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0 35262306a36Sopenharmony_ci >; 35362306a36Sopenharmony_ci }; 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci pinctrl_usdhc2_200mhz: usdhc2-200mhz-grp { 35662306a36Sopenharmony_ci fsl,pins = < 35762306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x196 35862306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d6 35962306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d6 36062306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d6 36162306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d6 36262306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d6 36362306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0 36462306a36Sopenharmony_ci >; 36562306a36Sopenharmony_ci }; 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci /* no reset for sdhc2 interface */ 36862306a36Sopenharmony_ci pinctrl_usdhc2_gpio: usdhc2-gpio-grp { 36962306a36Sopenharmony_ci fsl,pins = < 37062306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_CD_B_GPIO2_IO12 0x1c4 37162306a36Sopenharmony_ci MX8MM_IOMUXC_SD2_WP_USDHC2_WP 0x1c4 37262306a36Sopenharmony_ci >; 37362306a36Sopenharmony_ci }; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci pinctrl_wdog: wdog-grp { 37662306a36Sopenharmony_ci fsl,pins = < 37762306a36Sopenharmony_ci MX8MM_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6 37862306a36Sopenharmony_ci >; 37962306a36Sopenharmony_ci }; 38062306a36Sopenharmony_ci}; 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci&i2c1 { 38362306a36Sopenharmony_ci clock-frequency = <400000>; 38462306a36Sopenharmony_ci pinctrl-names = "default"; 38562306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c1>; 38662306a36Sopenharmony_ci status = "okay"; 38762306a36Sopenharmony_ci}; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci&i2c2 { 39062306a36Sopenharmony_ci clock-frequency = <400000>; 39162306a36Sopenharmony_ci pinctrl-names = "default"; 39262306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c2>; 39362306a36Sopenharmony_ci status = "okay"; 39462306a36Sopenharmony_ci}; 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci&i2c3 { 39762306a36Sopenharmony_ci clock-frequency = <400000>; 39862306a36Sopenharmony_ci pinctrl-names = "default"; 39962306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c3>; 40062306a36Sopenharmony_ci status = "okay"; 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci bd71847: pmic@4b { 40362306a36Sopenharmony_ci compatible = "rohm,bd71847"; 40462306a36Sopenharmony_ci reg = <0x4b>; 40562306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_pmic>; 40662306a36Sopenharmony_ci interrupt-parent = <&gpio3>; 40762306a36Sopenharmony_ci interrupts = <2 IRQ_TYPE_LEVEL_LOW>; 40862306a36Sopenharmony_ci rohm,reset-snvs-powered; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci regulators { 41162306a36Sopenharmony_ci buck1_reg: BUCK1 { 41262306a36Sopenharmony_ci regulator-name = "buck1"; 41362306a36Sopenharmony_ci regulator-min-microvolt = <700000>; 41462306a36Sopenharmony_ci regulator-max-microvolt = <1300000>; 41562306a36Sopenharmony_ci regulator-boot-on; 41662306a36Sopenharmony_ci regulator-always-on; 41762306a36Sopenharmony_ci regulator-ramp-delay = <1250>; 41862306a36Sopenharmony_ci }; 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci buck2_reg: BUCK2 { 42162306a36Sopenharmony_ci regulator-name = "buck2"; 42262306a36Sopenharmony_ci regulator-min-microvolt = <700000>; 42362306a36Sopenharmony_ci regulator-max-microvolt = <1300000>; 42462306a36Sopenharmony_ci regulator-boot-on; 42562306a36Sopenharmony_ci regulator-always-on; 42662306a36Sopenharmony_ci regulator-ramp-delay = <1250>; 42762306a36Sopenharmony_ci rohm,dvs-run-voltage = <1000000>; 42862306a36Sopenharmony_ci rohm,dvs-idle-voltage = <900000>; 42962306a36Sopenharmony_ci }; 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci buck3_reg: BUCK3 { 43262306a36Sopenharmony_ci // BUCK5 in datasheet 43362306a36Sopenharmony_ci regulator-name = "buck3"; 43462306a36Sopenharmony_ci regulator-min-microvolt = <700000>; 43562306a36Sopenharmony_ci regulator-max-microvolt = <1350000>; 43662306a36Sopenharmony_ci regulator-boot-on; 43762306a36Sopenharmony_ci regulator-always-on; 43862306a36Sopenharmony_ci }; 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci buck4_reg: BUCK4 { 44162306a36Sopenharmony_ci // BUCK6 in datasheet 44262306a36Sopenharmony_ci regulator-name = "buck4"; 44362306a36Sopenharmony_ci regulator-min-microvolt = <3000000>; 44462306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 44562306a36Sopenharmony_ci regulator-boot-on; 44662306a36Sopenharmony_ci regulator-always-on; 44762306a36Sopenharmony_ci }; 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci buck5_reg: BUCK5 { 45062306a36Sopenharmony_ci // BUCK7 in datasheet 45162306a36Sopenharmony_ci regulator-name = "buck5"; 45262306a36Sopenharmony_ci regulator-min-microvolt = <1605000>; 45362306a36Sopenharmony_ci regulator-max-microvolt = <1995000>; 45462306a36Sopenharmony_ci regulator-boot-on; 45562306a36Sopenharmony_ci regulator-always-on; 45662306a36Sopenharmony_ci }; 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci buck6_reg: BUCK6 { 45962306a36Sopenharmony_ci // BUCK8 in datasheet 46062306a36Sopenharmony_ci regulator-name = "buck6"; 46162306a36Sopenharmony_ci regulator-min-microvolt = <800000>; 46262306a36Sopenharmony_ci regulator-max-microvolt = <1400000>; 46362306a36Sopenharmony_ci regulator-boot-on; 46462306a36Sopenharmony_ci regulator-always-on; 46562306a36Sopenharmony_ci }; 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci ldo1_reg: LDO1 { 46862306a36Sopenharmony_ci regulator-name = "ldo1"; 46962306a36Sopenharmony_ci regulator-min-microvolt = <1600000>; 47062306a36Sopenharmony_ci regulator-max-microvolt = <1900000>; 47162306a36Sopenharmony_ci regulator-boot-on; 47262306a36Sopenharmony_ci regulator-always-on; 47362306a36Sopenharmony_ci }; 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_ci ldo2_reg: LDO2 { 47662306a36Sopenharmony_ci regulator-name = "ldo2"; 47762306a36Sopenharmony_ci regulator-min-microvolt = <800000>; 47862306a36Sopenharmony_ci regulator-max-microvolt = <900000>; 47962306a36Sopenharmony_ci regulator-boot-on; 48062306a36Sopenharmony_ci regulator-always-on; 48162306a36Sopenharmony_ci }; 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci ldo3_reg: LDO3 { 48462306a36Sopenharmony_ci regulator-name = "ldo3"; 48562306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 48662306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 48762306a36Sopenharmony_ci regulator-boot-on; 48862306a36Sopenharmony_ci regulator-always-on; 48962306a36Sopenharmony_ci }; 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_ci ldo4_reg: LDO4 { 49262306a36Sopenharmony_ci regulator-name = "ldo4"; 49362306a36Sopenharmony_ci regulator-min-microvolt = <900000>; 49462306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 49562306a36Sopenharmony_ci regulator-boot-on; 49662306a36Sopenharmony_ci regulator-always-on; 49762306a36Sopenharmony_ci }; 49862306a36Sopenharmony_ci 49962306a36Sopenharmony_ci ldo6_reg: LDO6 { 50062306a36Sopenharmony_ci regulator-name = "ldo6"; 50162306a36Sopenharmony_ci regulator-min-microvolt = <900000>; 50262306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 50362306a36Sopenharmony_ci regulator-boot-on; 50462306a36Sopenharmony_ci regulator-always-on; 50562306a36Sopenharmony_ci }; 50662306a36Sopenharmony_ci }; 50762306a36Sopenharmony_ci }; 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_ci rv1805: rtc@69 { 51062306a36Sopenharmony_ci compatible = "abracon,ab1805"; 51162306a36Sopenharmony_ci reg = <0x69>; 51262306a36Sopenharmony_ci }; 51362306a36Sopenharmony_ci}; 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci&mu { 51662306a36Sopenharmony_ci status = "okay"; 51762306a36Sopenharmony_ci}; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci&pwm1 { 52062306a36Sopenharmony_ci pinctrl-names = "default"; 52162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_pwm1>; 52262306a36Sopenharmony_ci}; 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_ci&sai2 { 52562306a36Sopenharmony_ci #sound-dai-cells = <0>; 52662306a36Sopenharmony_ci pinctrl-names = "default"; 52762306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_sai2>; 52862306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_SAI2>; 52962306a36Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_AUDIO_PLL1_OUT>; 53062306a36Sopenharmony_ci assigned-clock-rates = <12000000>; 53162306a36Sopenharmony_ci status = "disabled"; 53262306a36Sopenharmony_ci}; 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_ci&spdif1 { 53562306a36Sopenharmony_ci pinctrl-names = "default"; 53662306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_spdif1>; 53762306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_SPDIF1>; 53862306a36Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_AUDIO_PLL1_OUT>; 53962306a36Sopenharmony_ci assigned-clock-rates = <24576000>; 54062306a36Sopenharmony_ci clocks = <&clk IMX8MM_CLK_AUDIO_AHB>, <&clk IMX8MM_CLK_24M>, 54162306a36Sopenharmony_ci <&clk IMX8MM_CLK_SPDIF1>, <&clk IMX8MM_CLK_DUMMY>, 54262306a36Sopenharmony_ci <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>, 54362306a36Sopenharmony_ci <&clk IMX8MM_CLK_AUDIO_AHB>, <&clk IMX8MM_CLK_DUMMY>, 54462306a36Sopenharmony_ci <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>, 54562306a36Sopenharmony_ci <&clk IMX8MM_AUDIO_PLL1_OUT>, <&clk IMX8MM_AUDIO_PLL2_OUT>; 54662306a36Sopenharmony_ci clock-names = "core", "rxtx0", "rxtx1", "rxtx2", "rxtx3", 54762306a36Sopenharmony_ci "rxtx4", "rxtx5", "rxtx6", "rxtx7", "spba", "pll8k", "pll11k"; 54862306a36Sopenharmony_ci status = "disabled"; 54962306a36Sopenharmony_ci}; 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_ci&uart1 { /* console */ 55262306a36Sopenharmony_ci pinctrl-names = "default"; 55362306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart1>; 55462306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_UART1>; 55562306a36Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_80M>; 55662306a36Sopenharmony_ci status = "okay"; 55762306a36Sopenharmony_ci}; 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci&uart2 { 56062306a36Sopenharmony_ci pinctrl-names = "default"; 56162306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart2>; 56262306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_UART2>; 56362306a36Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_80M>; 56462306a36Sopenharmony_ci status = "okay"; 56562306a36Sopenharmony_ci}; 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_ci&uart3 { 56862306a36Sopenharmony_ci pinctrl-names = "default"; 56962306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart3>; 57062306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_UART3>; 57162306a36Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_80M>; 57262306a36Sopenharmony_ci status = "okay"; 57362306a36Sopenharmony_ci}; 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ci&uart4 { 57662306a36Sopenharmony_ci pinctrl-names = "default"; 57762306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart4>; 57862306a36Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_UART4>; 57962306a36Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_80M>; 58062306a36Sopenharmony_ci status = "okay"; 58162306a36Sopenharmony_ci}; 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_ci&usbotg1 { 58462306a36Sopenharmony_ci dr_mode = "otg"; 58562306a36Sopenharmony_ci over-current-active-low; 58662306a36Sopenharmony_ci status = "okay"; 58762306a36Sopenharmony_ci}; 58862306a36Sopenharmony_ci 58962306a36Sopenharmony_ci&usbotg2 { 59062306a36Sopenharmony_ci dr_mode = "host"; 59162306a36Sopenharmony_ci disable-over-current; 59262306a36Sopenharmony_ci status = "disabled"; 59362306a36Sopenharmony_ci}; 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci&usdhc1 { 59662306a36Sopenharmony_ci pinctrl-names = "default", "state_100mhz", "state_200mhz"; 59762306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_usdhc1>, <&pinctrl_usdhc1_gpio>; 59862306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_usdhc1_100mhz>, <&pinctrl_usdhc1_gpio>; 59962306a36Sopenharmony_ci pinctrl-2 = <&pinctrl_usdhc1_200mhz>, <&pinctrl_usdhc1_gpio>; 60062306a36Sopenharmony_ci bus-width = <8>; 60162306a36Sopenharmony_ci vmmc-supply = <®_usdhc1_vmmc>; 60262306a36Sopenharmony_ci keep-power-in-suspend; 60362306a36Sopenharmony_ci non-removable; 60462306a36Sopenharmony_ci status = "okay"; 60562306a36Sopenharmony_ci}; 60662306a36Sopenharmony_ci 60762306a36Sopenharmony_ci&usdhc2 { 60862306a36Sopenharmony_ci pinctrl-names = "default", "state_100mhz", "state_200mhz"; 60962306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; 61062306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>; 61162306a36Sopenharmony_ci pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>; 61262306a36Sopenharmony_ci cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>; 61362306a36Sopenharmony_ci wp-gpios = <&gpio2 20 GPIO_ACTIVE_HIGH>; 61462306a36Sopenharmony_ci bus-width = <4>; 61562306a36Sopenharmony_ci vmmc-supply = <®_usdhc2_vmmc>; 61662306a36Sopenharmony_ci no-1-8-v; 61762306a36Sopenharmony_ci status = "okay"; 61862306a36Sopenharmony_ci}; 61962306a36Sopenharmony_ci 62062306a36Sopenharmony_ci&wdog1 { 62162306a36Sopenharmony_ci pinctrl-names = "default"; 62262306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_wdog>; 62362306a36Sopenharmony_ci fsl,ext-reset-output; 62462306a36Sopenharmony_ci status = "okay"; 62562306a36Sopenharmony_ci}; 626