162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2021 NXP 462306a36Sopenharmony_ci * Dong Aisheng <aisheng.dong@nxp.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_civpu: vpu@2c000000 { 862306a36Sopenharmony_ci #address-cells = <1>; 962306a36Sopenharmony_ci #size-cells = <1>; 1062306a36Sopenharmony_ci ranges = <0x2c000000 0x0 0x2c000000 0x2000000>; 1162306a36Sopenharmony_ci reg = <0 0x2c000000 0 0x1000000>; 1262306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_VPU>; 1362306a36Sopenharmony_ci status = "disabled"; 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci mu_m0: mailbox@2d000000 { 1662306a36Sopenharmony_ci compatible = "fsl,imx6sx-mu"; 1762306a36Sopenharmony_ci reg = <0x2d000000 0x20000>; 1862306a36Sopenharmony_ci interrupts = <GIC_SPI 469 IRQ_TYPE_LEVEL_HIGH>; 1962306a36Sopenharmony_ci #mbox-cells = <2>; 2062306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_VPU_MU_0>; 2162306a36Sopenharmony_ci status = "disabled"; 2262306a36Sopenharmony_ci }; 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci mu1_m0: mailbox@2d020000 { 2562306a36Sopenharmony_ci compatible = "fsl,imx6sx-mu"; 2662306a36Sopenharmony_ci reg = <0x2d020000 0x20000>; 2762306a36Sopenharmony_ci interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>; 2862306a36Sopenharmony_ci #mbox-cells = <2>; 2962306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_VPU_MU_1>; 3062306a36Sopenharmony_ci status = "disabled"; 3162306a36Sopenharmony_ci }; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci mu2_m0: mailbox@2d040000 { 3462306a36Sopenharmony_ci compatible = "fsl,imx6sx-mu"; 3562306a36Sopenharmony_ci reg = <0x2d040000 0x20000>; 3662306a36Sopenharmony_ci interrupts = <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>; 3762306a36Sopenharmony_ci #mbox-cells = <2>; 3862306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_VPU_MU_2>; 3962306a36Sopenharmony_ci status = "disabled"; 4062306a36Sopenharmony_ci }; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci vpu_core0: vpu-core@2d080000 { 4362306a36Sopenharmony_ci reg = <0x2d080000 0x10000>; 4462306a36Sopenharmony_ci compatible = "nxp,imx8q-vpu-decoder"; 4562306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_VPU_DEC_0>; 4662306a36Sopenharmony_ci mbox-names = "tx0", "tx1", "rx"; 4762306a36Sopenharmony_ci mboxes = <&mu_m0 0 0>, 4862306a36Sopenharmony_ci <&mu_m0 0 1>, 4962306a36Sopenharmony_ci <&mu_m0 1 0>; 5062306a36Sopenharmony_ci status = "disabled"; 5162306a36Sopenharmony_ci }; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci vpu_core1: vpu-core@2d090000 { 5462306a36Sopenharmony_ci reg = <0x2d090000 0x10000>; 5562306a36Sopenharmony_ci compatible = "nxp,imx8q-vpu-encoder"; 5662306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_VPU_ENC_0>; 5762306a36Sopenharmony_ci mbox-names = "tx0", "tx1", "rx"; 5862306a36Sopenharmony_ci mboxes = <&mu1_m0 0 0>, 5962306a36Sopenharmony_ci <&mu1_m0 0 1>, 6062306a36Sopenharmony_ci <&mu1_m0 1 0>; 6162306a36Sopenharmony_ci status = "disabled"; 6262306a36Sopenharmony_ci }; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci vpu_core2: vpu-core@2d0a0000 { 6562306a36Sopenharmony_ci reg = <0x2d0a0000 0x10000>; 6662306a36Sopenharmony_ci compatible = "nxp,imx8q-vpu-encoder"; 6762306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_VPU_ENC_1>; 6862306a36Sopenharmony_ci mbox-names = "tx0", "tx1", "rx"; 6962306a36Sopenharmony_ci mboxes = <&mu2_m0 0 0>, 7062306a36Sopenharmony_ci <&mu2_m0 0 1>, 7162306a36Sopenharmony_ci <&mu2_m0 1 0>; 7262306a36Sopenharmony_ci status = "disabled"; 7362306a36Sopenharmony_ci }; 7462306a36Sopenharmony_ci}; 75