162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2018-2019 NXP 462306a36Sopenharmony_ci * Dong Aisheng <aisheng.dong@nxp.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <dt-bindings/clock/imx8-lpcg.h> 862306a36Sopenharmony_ci#include <dt-bindings/firmware/imx/rsrc.h> 962306a36Sopenharmony_ci 1062306a36Sopenharmony_cidma_subsys: bus@5a000000 { 1162306a36Sopenharmony_ci compatible = "simple-bus"; 1262306a36Sopenharmony_ci #address-cells = <1>; 1362306a36Sopenharmony_ci #size-cells = <1>; 1462306a36Sopenharmony_ci ranges = <0x5a000000 0x0 0x5a000000 0x1000000>; 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci dma_ipg_clk: clock-dma-ipg { 1762306a36Sopenharmony_ci compatible = "fixed-clock"; 1862306a36Sopenharmony_ci #clock-cells = <0>; 1962306a36Sopenharmony_ci clock-frequency = <120000000>; 2062306a36Sopenharmony_ci clock-output-names = "dma_ipg_clk"; 2162306a36Sopenharmony_ci }; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci lpspi0: spi@5a000000 { 2462306a36Sopenharmony_ci compatible = "fsl,imx7ulp-spi"; 2562306a36Sopenharmony_ci reg = <0x5a000000 0x10000>; 2662306a36Sopenharmony_ci #address-cells = <1>; 2762306a36Sopenharmony_ci #size-cells = <0>; 2862306a36Sopenharmony_ci interrupts = <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>; 2962306a36Sopenharmony_ci interrupt-parent = <&gic>; 3062306a36Sopenharmony_ci clocks = <&spi0_lpcg 0>, 3162306a36Sopenharmony_ci <&spi0_lpcg 1>; 3262306a36Sopenharmony_ci clock-names = "per", "ipg"; 3362306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_SPI_0 IMX_SC_PM_CLK_PER>; 3462306a36Sopenharmony_ci assigned-clock-rates = <60000000>; 3562306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_SPI_0>; 3662306a36Sopenharmony_ci status = "disabled"; 3762306a36Sopenharmony_ci }; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci lpspi1: spi@5a010000 { 4062306a36Sopenharmony_ci compatible = "fsl,imx7ulp-spi"; 4162306a36Sopenharmony_ci reg = <0x5a010000 0x10000>; 4262306a36Sopenharmony_ci #address-cells = <1>; 4362306a36Sopenharmony_ci #size-cells = <0>; 4462306a36Sopenharmony_ci interrupts = <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>; 4562306a36Sopenharmony_ci interrupt-parent = <&gic>; 4662306a36Sopenharmony_ci clocks = <&spi1_lpcg 0>, 4762306a36Sopenharmony_ci <&spi1_lpcg 1>; 4862306a36Sopenharmony_ci clock-names = "per", "ipg"; 4962306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_SPI_1 IMX_SC_PM_CLK_PER>; 5062306a36Sopenharmony_ci assigned-clock-rates = <60000000>; 5162306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_SPI_1>; 5262306a36Sopenharmony_ci status = "disabled"; 5362306a36Sopenharmony_ci }; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci lpspi2: spi@5a020000 { 5662306a36Sopenharmony_ci compatible = "fsl,imx7ulp-spi"; 5762306a36Sopenharmony_ci reg = <0x5a020000 0x10000>; 5862306a36Sopenharmony_ci #address-cells = <1>; 5962306a36Sopenharmony_ci #size-cells = <0>; 6062306a36Sopenharmony_ci interrupts = <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>; 6162306a36Sopenharmony_ci interrupt-parent = <&gic>; 6262306a36Sopenharmony_ci clocks = <&spi2_lpcg 0>, 6362306a36Sopenharmony_ci <&spi2_lpcg 1>; 6462306a36Sopenharmony_ci clock-names = "per", "ipg"; 6562306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_SPI_2 IMX_SC_PM_CLK_PER>; 6662306a36Sopenharmony_ci assigned-clock-rates = <60000000>; 6762306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_SPI_2>; 6862306a36Sopenharmony_ci status = "disabled"; 6962306a36Sopenharmony_ci }; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci lpspi3: spi@5a030000 { 7262306a36Sopenharmony_ci compatible = "fsl,imx7ulp-spi"; 7362306a36Sopenharmony_ci reg = <0x5a030000 0x10000>; 7462306a36Sopenharmony_ci #address-cells = <1>; 7562306a36Sopenharmony_ci #size-cells = <0>; 7662306a36Sopenharmony_ci interrupts = <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>; 7762306a36Sopenharmony_ci interrupt-parent = <&gic>; 7862306a36Sopenharmony_ci clocks = <&spi3_lpcg 0>, 7962306a36Sopenharmony_ci <&spi3_lpcg 1>; 8062306a36Sopenharmony_ci clock-names = "per", "ipg"; 8162306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_SPI_3 IMX_SC_PM_CLK_PER>; 8262306a36Sopenharmony_ci assigned-clock-rates = <60000000>; 8362306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_SPI_3>; 8462306a36Sopenharmony_ci status = "disabled"; 8562306a36Sopenharmony_ci }; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci lpuart0: serial@5a060000 { 8862306a36Sopenharmony_ci reg = <0x5a060000 0x1000>; 8962306a36Sopenharmony_ci interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>; 9062306a36Sopenharmony_ci clocks = <&uart0_lpcg IMX_LPCG_CLK_4>, 9162306a36Sopenharmony_ci <&uart0_lpcg IMX_LPCG_CLK_0>; 9262306a36Sopenharmony_ci clock-names = "ipg", "baud"; 9362306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_UART_0 IMX_SC_PM_CLK_PER>; 9462306a36Sopenharmony_ci assigned-clock-rates = <80000000>; 9562306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_UART_0>; 9662306a36Sopenharmony_ci status = "disabled"; 9762306a36Sopenharmony_ci }; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci lpuart1: serial@5a070000 { 10062306a36Sopenharmony_ci reg = <0x5a070000 0x1000>; 10162306a36Sopenharmony_ci interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>; 10262306a36Sopenharmony_ci clocks = <&uart1_lpcg IMX_LPCG_CLK_4>, 10362306a36Sopenharmony_ci <&uart1_lpcg IMX_LPCG_CLK_0>; 10462306a36Sopenharmony_ci clock-names = "ipg", "baud"; 10562306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_UART_1 IMX_SC_PM_CLK_PER>; 10662306a36Sopenharmony_ci assigned-clock-rates = <80000000>; 10762306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_UART_1>; 10862306a36Sopenharmony_ci status = "disabled"; 10962306a36Sopenharmony_ci }; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci lpuart2: serial@5a080000 { 11262306a36Sopenharmony_ci reg = <0x5a080000 0x1000>; 11362306a36Sopenharmony_ci interrupts = <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>; 11462306a36Sopenharmony_ci clocks = <&uart2_lpcg IMX_LPCG_CLK_4>, 11562306a36Sopenharmony_ci <&uart2_lpcg IMX_LPCG_CLK_0>; 11662306a36Sopenharmony_ci clock-names = "ipg", "baud"; 11762306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_UART_2 IMX_SC_PM_CLK_PER>; 11862306a36Sopenharmony_ci assigned-clock-rates = <80000000>; 11962306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_UART_2>; 12062306a36Sopenharmony_ci status = "disabled"; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci lpuart3: serial@5a090000 { 12462306a36Sopenharmony_ci reg = <0x5a090000 0x1000>; 12562306a36Sopenharmony_ci interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>; 12662306a36Sopenharmony_ci clocks = <&uart3_lpcg IMX_LPCG_CLK_4>, 12762306a36Sopenharmony_ci <&uart3_lpcg IMX_LPCG_CLK_0>; 12862306a36Sopenharmony_ci clock-names = "ipg", "baud"; 12962306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_UART_3 IMX_SC_PM_CLK_PER>; 13062306a36Sopenharmony_ci assigned-clock-rates = <80000000>; 13162306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_UART_3>; 13262306a36Sopenharmony_ci status = "disabled"; 13362306a36Sopenharmony_ci }; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci spi0_lpcg: clock-controller@5a400000 { 13662306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 13762306a36Sopenharmony_ci reg = <0x5a400000 0x10000>; 13862306a36Sopenharmony_ci #clock-cells = <1>; 13962306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_SPI_0 IMX_SC_PM_CLK_PER>, 14062306a36Sopenharmony_ci <&dma_ipg_clk>; 14162306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 14262306a36Sopenharmony_ci clock-output-names = "spi0_lpcg_clk", 14362306a36Sopenharmony_ci "spi0_lpcg_ipg_clk"; 14462306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_SPI_0>; 14562306a36Sopenharmony_ci }; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci spi1_lpcg: clock-controller@5a410000 { 14862306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 14962306a36Sopenharmony_ci reg = <0x5a410000 0x10000>; 15062306a36Sopenharmony_ci #clock-cells = <1>; 15162306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_SPI_1 IMX_SC_PM_CLK_PER>, 15262306a36Sopenharmony_ci <&dma_ipg_clk>; 15362306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 15462306a36Sopenharmony_ci clock-output-names = "spi1_lpcg_clk", 15562306a36Sopenharmony_ci "spi1_lpcg_ipg_clk"; 15662306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_SPI_1>; 15762306a36Sopenharmony_ci }; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci spi2_lpcg: clock-controller@5a420000 { 16062306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 16162306a36Sopenharmony_ci reg = <0x5a420000 0x10000>; 16262306a36Sopenharmony_ci #clock-cells = <1>; 16362306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_SPI_2 IMX_SC_PM_CLK_PER>, 16462306a36Sopenharmony_ci <&dma_ipg_clk>; 16562306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 16662306a36Sopenharmony_ci clock-output-names = "spi2_lpcg_clk", 16762306a36Sopenharmony_ci "spi2_lpcg_ipg_clk"; 16862306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_SPI_2>; 16962306a36Sopenharmony_ci }; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci spi3_lpcg: clock-controller@5a430000 { 17262306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 17362306a36Sopenharmony_ci reg = <0x5a430000 0x10000>; 17462306a36Sopenharmony_ci #clock-cells = <1>; 17562306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_SPI_3 IMX_SC_PM_CLK_PER>, 17662306a36Sopenharmony_ci <&dma_ipg_clk>; 17762306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 17862306a36Sopenharmony_ci clock-output-names = "spi3_lpcg_clk", 17962306a36Sopenharmony_ci "spi3_lpcg_ipg_clk"; 18062306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_SPI_3>; 18162306a36Sopenharmony_ci }; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci uart0_lpcg: clock-controller@5a460000 { 18462306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 18562306a36Sopenharmony_ci reg = <0x5a460000 0x10000>; 18662306a36Sopenharmony_ci #clock-cells = <1>; 18762306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_UART_0 IMX_SC_PM_CLK_PER>, 18862306a36Sopenharmony_ci <&dma_ipg_clk>; 18962306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 19062306a36Sopenharmony_ci clock-output-names = "uart0_lpcg_baud_clk", 19162306a36Sopenharmony_ci "uart0_lpcg_ipg_clk"; 19262306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_UART_0>; 19362306a36Sopenharmony_ci }; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci uart1_lpcg: clock-controller@5a470000 { 19662306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 19762306a36Sopenharmony_ci reg = <0x5a470000 0x10000>; 19862306a36Sopenharmony_ci #clock-cells = <1>; 19962306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_UART_1 IMX_SC_PM_CLK_PER>, 20062306a36Sopenharmony_ci <&dma_ipg_clk>; 20162306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 20262306a36Sopenharmony_ci clock-output-names = "uart1_lpcg_baud_clk", 20362306a36Sopenharmony_ci "uart1_lpcg_ipg_clk"; 20462306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_UART_1>; 20562306a36Sopenharmony_ci }; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci uart2_lpcg: clock-controller@5a480000 { 20862306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 20962306a36Sopenharmony_ci reg = <0x5a480000 0x10000>; 21062306a36Sopenharmony_ci #clock-cells = <1>; 21162306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_UART_2 IMX_SC_PM_CLK_PER>, 21262306a36Sopenharmony_ci <&dma_ipg_clk>; 21362306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 21462306a36Sopenharmony_ci clock-output-names = "uart2_lpcg_baud_clk", 21562306a36Sopenharmony_ci "uart2_lpcg_ipg_clk"; 21662306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_UART_2>; 21762306a36Sopenharmony_ci }; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci uart3_lpcg: clock-controller@5a490000 { 22062306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 22162306a36Sopenharmony_ci reg = <0x5a490000 0x10000>; 22262306a36Sopenharmony_ci #clock-cells = <1>; 22362306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_UART_3 IMX_SC_PM_CLK_PER>, 22462306a36Sopenharmony_ci <&dma_ipg_clk>; 22562306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 22662306a36Sopenharmony_ci clock-output-names = "uart3_lpcg_baud_clk", 22762306a36Sopenharmony_ci "uart3_lpcg_ipg_clk"; 22862306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_UART_3>; 22962306a36Sopenharmony_ci }; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci i2c0: i2c@5a800000 { 23262306a36Sopenharmony_ci reg = <0x5a800000 0x4000>; 23362306a36Sopenharmony_ci interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>; 23462306a36Sopenharmony_ci clocks = <&i2c0_lpcg IMX_LPCG_CLK_0>, 23562306a36Sopenharmony_ci <&i2c0_lpcg IMX_LPCG_CLK_4>; 23662306a36Sopenharmony_ci clock-names = "per", "ipg"; 23762306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_I2C_0 IMX_SC_PM_CLK_PER>; 23862306a36Sopenharmony_ci assigned-clock-rates = <24000000>; 23962306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_I2C_0>; 24062306a36Sopenharmony_ci status = "disabled"; 24162306a36Sopenharmony_ci }; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci i2c1: i2c@5a810000 { 24462306a36Sopenharmony_ci reg = <0x5a810000 0x4000>; 24562306a36Sopenharmony_ci interrupts = <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>; 24662306a36Sopenharmony_ci clocks = <&i2c1_lpcg IMX_LPCG_CLK_0>, 24762306a36Sopenharmony_ci <&i2c1_lpcg IMX_LPCG_CLK_4>; 24862306a36Sopenharmony_ci clock-names = "per", "ipg"; 24962306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_I2C_1 IMX_SC_PM_CLK_PER>; 25062306a36Sopenharmony_ci assigned-clock-rates = <24000000>; 25162306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_I2C_1>; 25262306a36Sopenharmony_ci status = "disabled"; 25362306a36Sopenharmony_ci }; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci i2c2: i2c@5a820000 { 25662306a36Sopenharmony_ci reg = <0x5a820000 0x4000>; 25762306a36Sopenharmony_ci interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>; 25862306a36Sopenharmony_ci clocks = <&i2c2_lpcg IMX_LPCG_CLK_0>, 25962306a36Sopenharmony_ci <&i2c2_lpcg IMX_LPCG_CLK_4>; 26062306a36Sopenharmony_ci clock-names = "per", "ipg"; 26162306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_I2C_2 IMX_SC_PM_CLK_PER>; 26262306a36Sopenharmony_ci assigned-clock-rates = <24000000>; 26362306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_I2C_2>; 26462306a36Sopenharmony_ci status = "disabled"; 26562306a36Sopenharmony_ci }; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci i2c3: i2c@5a830000 { 26862306a36Sopenharmony_ci reg = <0x5a830000 0x4000>; 26962306a36Sopenharmony_ci interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>; 27062306a36Sopenharmony_ci clocks = <&i2c3_lpcg IMX_LPCG_CLK_0>, 27162306a36Sopenharmony_ci <&i2c3_lpcg IMX_LPCG_CLK_4>; 27262306a36Sopenharmony_ci clock-names = "per", "ipg"; 27362306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_I2C_3 IMX_SC_PM_CLK_PER>; 27462306a36Sopenharmony_ci assigned-clock-rates = <24000000>; 27562306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_I2C_3>; 27662306a36Sopenharmony_ci status = "disabled"; 27762306a36Sopenharmony_ci }; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci adc0: adc@5a880000 { 28062306a36Sopenharmony_ci compatible = "nxp,imx8qxp-adc"; 28162306a36Sopenharmony_ci #io-channel-cells = <1>; 28262306a36Sopenharmony_ci reg = <0x5a880000 0x10000>; 28362306a36Sopenharmony_ci interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>; 28462306a36Sopenharmony_ci interrupt-parent = <&gic>; 28562306a36Sopenharmony_ci clocks = <&adc0_lpcg 0>, 28662306a36Sopenharmony_ci <&adc0_lpcg 1>; 28762306a36Sopenharmony_ci clock-names = "per", "ipg"; 28862306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_ADC_0 IMX_SC_PM_CLK_PER>; 28962306a36Sopenharmony_ci assigned-clock-rates = <24000000>; 29062306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_ADC_0>; 29162306a36Sopenharmony_ci status = "disabled"; 29262306a36Sopenharmony_ci }; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci adc1: adc@5a890000 { 29562306a36Sopenharmony_ci compatible = "nxp,imx8qxp-adc"; 29662306a36Sopenharmony_ci #io-channel-cells = <1>; 29762306a36Sopenharmony_ci reg = <0x5a890000 0x10000>; 29862306a36Sopenharmony_ci interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>; 29962306a36Sopenharmony_ci interrupt-parent = <&gic>; 30062306a36Sopenharmony_ci clocks = <&adc1_lpcg 0>, 30162306a36Sopenharmony_ci <&adc1_lpcg 1>; 30262306a36Sopenharmony_ci clock-names = "per", "ipg"; 30362306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_ADC_1 IMX_SC_PM_CLK_PER>; 30462306a36Sopenharmony_ci assigned-clock-rates = <24000000>; 30562306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_ADC_1>; 30662306a36Sopenharmony_ci status = "disabled"; 30762306a36Sopenharmony_ci }; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci flexcan1: can@5a8d0000 { 31062306a36Sopenharmony_ci compatible = "fsl,imx8qm-flexcan"; 31162306a36Sopenharmony_ci reg = <0x5a8d0000 0x10000>; 31262306a36Sopenharmony_ci interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>; 31362306a36Sopenharmony_ci interrupt-parent = <&gic>; 31462306a36Sopenharmony_ci clocks = <&can0_lpcg 1>, 31562306a36Sopenharmony_ci <&can0_lpcg 0>; 31662306a36Sopenharmony_ci clock-names = "ipg", "per"; 31762306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_CAN_0 IMX_SC_PM_CLK_PER>; 31862306a36Sopenharmony_ci assigned-clock-rates = <40000000>; 31962306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_CAN_0>; 32062306a36Sopenharmony_ci /* SLSlice[4] */ 32162306a36Sopenharmony_ci fsl,clk-source = /bits/ 8 <0>; 32262306a36Sopenharmony_ci fsl,scu-index = /bits/ 8 <0>; 32362306a36Sopenharmony_ci status = "disabled"; 32462306a36Sopenharmony_ci }; 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci flexcan2: can@5a8e0000 { 32762306a36Sopenharmony_ci compatible = "fsl,imx8qm-flexcan"; 32862306a36Sopenharmony_ci reg = <0x5a8e0000 0x10000>; 32962306a36Sopenharmony_ci interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>; 33062306a36Sopenharmony_ci interrupt-parent = <&gic>; 33162306a36Sopenharmony_ci /* CAN0 clock and PD is shared among all CAN instances as 33262306a36Sopenharmony_ci * CAN1 shares CAN0's clock and to enable CAN0's clock it 33362306a36Sopenharmony_ci * has to be powered on. 33462306a36Sopenharmony_ci */ 33562306a36Sopenharmony_ci clocks = <&can0_lpcg 1>, 33662306a36Sopenharmony_ci <&can0_lpcg 0>; 33762306a36Sopenharmony_ci clock-names = "ipg", "per"; 33862306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_CAN_0 IMX_SC_PM_CLK_PER>; 33962306a36Sopenharmony_ci assigned-clock-rates = <40000000>; 34062306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_CAN_1>; 34162306a36Sopenharmony_ci /* SLSlice[4] */ 34262306a36Sopenharmony_ci fsl,clk-source = /bits/ 8 <0>; 34362306a36Sopenharmony_ci fsl,scu-index = /bits/ 8 <1>; 34462306a36Sopenharmony_ci status = "disabled"; 34562306a36Sopenharmony_ci }; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci flexcan3: can@5a8f0000 { 34862306a36Sopenharmony_ci compatible = "fsl,imx8qm-flexcan"; 34962306a36Sopenharmony_ci reg = <0x5a8f0000 0x10000>; 35062306a36Sopenharmony_ci interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>; 35162306a36Sopenharmony_ci interrupt-parent = <&gic>; 35262306a36Sopenharmony_ci /* CAN0 clock and PD is shared among all CAN instances as 35362306a36Sopenharmony_ci * CAN2 shares CAN0's clock and to enable CAN0's clock it 35462306a36Sopenharmony_ci * has to be powered on. 35562306a36Sopenharmony_ci */ 35662306a36Sopenharmony_ci clocks = <&can0_lpcg 1>, 35762306a36Sopenharmony_ci <&can0_lpcg 0>; 35862306a36Sopenharmony_ci clock-names = "ipg", "per"; 35962306a36Sopenharmony_ci assigned-clocks = <&clk IMX_SC_R_CAN_0 IMX_SC_PM_CLK_PER>; 36062306a36Sopenharmony_ci assigned-clock-rates = <40000000>; 36162306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_CAN_2>; 36262306a36Sopenharmony_ci /* SLSlice[4] */ 36362306a36Sopenharmony_ci fsl,clk-source = /bits/ 8 <0>; 36462306a36Sopenharmony_ci fsl,scu-index = /bits/ 8 <2>; 36562306a36Sopenharmony_ci status = "disabled"; 36662306a36Sopenharmony_ci }; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci i2c0_lpcg: clock-controller@5ac00000 { 36962306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 37062306a36Sopenharmony_ci reg = <0x5ac00000 0x10000>; 37162306a36Sopenharmony_ci #clock-cells = <1>; 37262306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_I2C_0 IMX_SC_PM_CLK_PER>, 37362306a36Sopenharmony_ci <&dma_ipg_clk>; 37462306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 37562306a36Sopenharmony_ci clock-output-names = "i2c0_lpcg_clk", 37662306a36Sopenharmony_ci "i2c0_lpcg_ipg_clk"; 37762306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_I2C_0>; 37862306a36Sopenharmony_ci }; 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci i2c1_lpcg: clock-controller@5ac10000 { 38162306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 38262306a36Sopenharmony_ci reg = <0x5ac10000 0x10000>; 38362306a36Sopenharmony_ci #clock-cells = <1>; 38462306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_I2C_1 IMX_SC_PM_CLK_PER>, 38562306a36Sopenharmony_ci <&dma_ipg_clk>; 38662306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 38762306a36Sopenharmony_ci clock-output-names = "i2c1_lpcg_clk", 38862306a36Sopenharmony_ci "i2c1_lpcg_ipg_clk"; 38962306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_I2C_1>; 39062306a36Sopenharmony_ci }; 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci i2c2_lpcg: clock-controller@5ac20000 { 39362306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 39462306a36Sopenharmony_ci reg = <0x5ac20000 0x10000>; 39562306a36Sopenharmony_ci #clock-cells = <1>; 39662306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_I2C_2 IMX_SC_PM_CLK_PER>, 39762306a36Sopenharmony_ci <&dma_ipg_clk>; 39862306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 39962306a36Sopenharmony_ci clock-output-names = "i2c2_lpcg_clk", 40062306a36Sopenharmony_ci "i2c2_lpcg_ipg_clk"; 40162306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_I2C_2>; 40262306a36Sopenharmony_ci }; 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci i2c3_lpcg: clock-controller@5ac30000 { 40562306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 40662306a36Sopenharmony_ci reg = <0x5ac30000 0x10000>; 40762306a36Sopenharmony_ci #clock-cells = <1>; 40862306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_I2C_3 IMX_SC_PM_CLK_PER>, 40962306a36Sopenharmony_ci <&dma_ipg_clk>; 41062306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 41162306a36Sopenharmony_ci clock-output-names = "i2c3_lpcg_clk", 41262306a36Sopenharmony_ci "i2c3_lpcg_ipg_clk"; 41362306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_I2C_3>; 41462306a36Sopenharmony_ci }; 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci adc0_lpcg: clock-controller@5ac80000 { 41762306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 41862306a36Sopenharmony_ci reg = <0x5ac80000 0x10000>; 41962306a36Sopenharmony_ci #clock-cells = <1>; 42062306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_ADC_0 IMX_SC_PM_CLK_PER>, 42162306a36Sopenharmony_ci <&dma_ipg_clk>; 42262306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 42362306a36Sopenharmony_ci clock-output-names = "adc0_lpcg_clk", 42462306a36Sopenharmony_ci "adc0_lpcg_ipg_clk"; 42562306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_ADC_0>; 42662306a36Sopenharmony_ci }; 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_ci adc1_lpcg: clock-controller@5ac90000 { 42962306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 43062306a36Sopenharmony_ci reg = <0x5ac90000 0x10000>; 43162306a36Sopenharmony_ci #clock-cells = <1>; 43262306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_ADC_1 IMX_SC_PM_CLK_PER>, 43362306a36Sopenharmony_ci <&dma_ipg_clk>; 43462306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>; 43562306a36Sopenharmony_ci clock-output-names = "adc1_lpcg_clk", 43662306a36Sopenharmony_ci "adc1_lpcg_ipg_clk"; 43762306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_ADC_1>; 43862306a36Sopenharmony_ci }; 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci can0_lpcg: clock-controller@5acd0000 { 44162306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 44262306a36Sopenharmony_ci reg = <0x5acd0000 0x10000>; 44362306a36Sopenharmony_ci #clock-cells = <1>; 44462306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_CAN_0 IMX_SC_PM_CLK_PER>, 44562306a36Sopenharmony_ci <&dma_ipg_clk>, <&dma_ipg_clk>; 44662306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>, <IMX_LPCG_CLK_5>; 44762306a36Sopenharmony_ci clock-output-names = "can0_lpcg_pe_clk", 44862306a36Sopenharmony_ci "can0_lpcg_ipg_clk", 44962306a36Sopenharmony_ci "can0_lpcg_chi_clk"; 45062306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_CAN_0>; 45162306a36Sopenharmony_ci }; 45262306a36Sopenharmony_ci}; 453