162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * dtsi file for Cavium ThunderX2 CN99XX processor
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2017 Cavium Inc.
662306a36Sopenharmony_ci * Copyright (c) 2013-2016 Broadcom
762306a36Sopenharmony_ci * Author: Zi Shen Lim <zlim@broadcom.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci/ {
1362306a36Sopenharmony_ci	model = "Cavium ThunderX2 CN99XX";
1462306a36Sopenharmony_ci	compatible = "cavium,thunderx2-cn9900", "brcm,vulcan-soc";
1562306a36Sopenharmony_ci	interrupt-parent = <&gic>;
1662306a36Sopenharmony_ci	#address-cells = <2>;
1762306a36Sopenharmony_ci	#size-cells = <2>;
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci	/* just 4 cpus now, 128 needed in full config */
2062306a36Sopenharmony_ci	cpus {
2162306a36Sopenharmony_ci		#address-cells = <0x2>;
2262306a36Sopenharmony_ci		#size-cells = <0x0>;
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci		cpu@0 {
2562306a36Sopenharmony_ci			device_type = "cpu";
2662306a36Sopenharmony_ci			compatible = "cavium,thunder2", "brcm,vulcan";
2762306a36Sopenharmony_ci			reg = <0x0 0x0>;
2862306a36Sopenharmony_ci			enable-method = "psci";
2962306a36Sopenharmony_ci		};
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci		cpu@1 {
3262306a36Sopenharmony_ci			device_type = "cpu";
3362306a36Sopenharmony_ci			compatible = "cavium,thunder2", "brcm,vulcan";
3462306a36Sopenharmony_ci			reg = <0x0 0x1>;
3562306a36Sopenharmony_ci			enable-method = "psci";
3662306a36Sopenharmony_ci		};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci		cpu@2 {
3962306a36Sopenharmony_ci			device_type = "cpu";
4062306a36Sopenharmony_ci			compatible = "cavium,thunder2", "brcm,vulcan";
4162306a36Sopenharmony_ci			reg = <0x0 0x2>;
4262306a36Sopenharmony_ci			enable-method = "psci";
4362306a36Sopenharmony_ci		};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci		cpu@3 {
4662306a36Sopenharmony_ci			device_type = "cpu";
4762306a36Sopenharmony_ci			compatible = "cavium,thunder2", "brcm,vulcan";
4862306a36Sopenharmony_ci			reg = <0x0 0x3>;
4962306a36Sopenharmony_ci			enable-method = "psci";
5062306a36Sopenharmony_ci		};
5162306a36Sopenharmony_ci	};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci	psci {
5462306a36Sopenharmony_ci		compatible = "arm,psci-0.2";
5562306a36Sopenharmony_ci		method = "smc";
5662306a36Sopenharmony_ci	};
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci	gic: interrupt-controller@4000080000 {
5962306a36Sopenharmony_ci		compatible = "arm,gic-v3";
6062306a36Sopenharmony_ci		#interrupt-cells = <3>;
6162306a36Sopenharmony_ci		#address-cells = <2>;
6262306a36Sopenharmony_ci		#size-cells = <2>;
6362306a36Sopenharmony_ci		ranges;
6462306a36Sopenharmony_ci		interrupt-controller;
6562306a36Sopenharmony_ci		#redistributor-regions = <1>;
6662306a36Sopenharmony_ci		reg = <0x04 0x00080000 0x0 0x20000>,	/* GICD */
6762306a36Sopenharmony_ci		      <0x04 0x01000000 0x0 0x1000000>;	/* GICR */
6862306a36Sopenharmony_ci		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci		gicits: msi-controller@4000100000 {
7162306a36Sopenharmony_ci			compatible = "arm,gic-v3-its";
7262306a36Sopenharmony_ci			msi-controller;
7362306a36Sopenharmony_ci			reg = <0x04 0x00100000 0x0 0x20000>;	/* GIC ITS */
7462306a36Sopenharmony_ci		};
7562306a36Sopenharmony_ci	};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	timer {
7862306a36Sopenharmony_ci		compatible = "arm,armv8-timer";
7962306a36Sopenharmony_ci		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>,
8062306a36Sopenharmony_ci			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH>,
8162306a36Sopenharmony_ci			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>,
8262306a36Sopenharmony_ci			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH>;
8362306a36Sopenharmony_ci	};
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci	pmu {
8662306a36Sopenharmony_ci		compatible = "brcm,vulcan-pmu", "arm,armv8-pmuv3";
8762306a36Sopenharmony_ci		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>; /* PMU overflow */
8862306a36Sopenharmony_ci	};
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	clk125mhz: uart_clk125mhz {
9162306a36Sopenharmony_ci		compatible = "fixed-clock";
9262306a36Sopenharmony_ci		#clock-cells = <0>;
9362306a36Sopenharmony_ci		clock-frequency = <125000000>;
9462306a36Sopenharmony_ci		clock-output-names = "clk125mhz";
9562306a36Sopenharmony_ci	};
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	pcie@30000000 {
9862306a36Sopenharmony_ci		compatible = "pci-host-ecam-generic";
9962306a36Sopenharmony_ci		device_type = "pci";
10062306a36Sopenharmony_ci		#interrupt-cells = <1>;
10162306a36Sopenharmony_ci		#address-cells = <3>;
10262306a36Sopenharmony_ci		#size-cells = <2>;
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci		/* ECAM at 0x3000_0000 - 0x4000_0000 */
10562306a36Sopenharmony_ci		reg = <0x0 0x30000000  0x0 0x10000000>;
10662306a36Sopenharmony_ci		reg-names = "PCI ECAM";
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci		/*
10962306a36Sopenharmony_ci		 * PCI ranges:
11062306a36Sopenharmony_ci		 *   IO		no supported
11162306a36Sopenharmony_ci		 *   MEM        0x4000_0000 - 0x6000_0000
11262306a36Sopenharmony_ci		 *   MEM64 pref 0x40_0000_0000 - 0x60_0000_0000
11362306a36Sopenharmony_ci		 */
11462306a36Sopenharmony_ci		ranges =
11562306a36Sopenharmony_ci		  <0x02000000    0 0x40000000    0 0x40000000    0 0x20000000
11662306a36Sopenharmony_ci		   0x43000000 0x40 0x00000000 0x40 0x00000000 0x20 0x00000000>;
11762306a36Sopenharmony_ci		bus-range = <0 0xff>;
11862306a36Sopenharmony_ci		interrupt-map-mask = <0 0 0 7>;
11962306a36Sopenharmony_ci		interrupt-map =
12062306a36Sopenharmony_ci		      /* addr  pin  ic   icaddr  icintr */
12162306a36Sopenharmony_ci			<0 0 0  1  &gic   0 0    GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH
12262306a36Sopenharmony_ci			 0 0 0  2  &gic   0 0    GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH
12362306a36Sopenharmony_ci			 0 0 0  3  &gic   0 0    GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH
12462306a36Sopenharmony_ci			 0 0 0  4  &gic   0 0    GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
12562306a36Sopenharmony_ci		msi-parent = <&gicits>;
12662306a36Sopenharmony_ci		dma-coherent;
12762306a36Sopenharmony_ci	};
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	soc {
13062306a36Sopenharmony_ci		compatible = "simple-bus";
13162306a36Sopenharmony_ci		#address-cells = <2>;
13262306a36Sopenharmony_ci		#size-cells = <2>;
13362306a36Sopenharmony_ci		ranges;
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci		uart0: serial@402020000 {
13662306a36Sopenharmony_ci			compatible = "arm,pl011", "arm,primecell";
13762306a36Sopenharmony_ci			reg = <0x04 0x02020000 0x0 0x1000>;
13862306a36Sopenharmony_ci			interrupt-parent = <&gic>;
13962306a36Sopenharmony_ci			interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
14062306a36Sopenharmony_ci			clocks = <&clk125mhz>;
14162306a36Sopenharmony_ci			clock-names = "apb_pclk";
14262306a36Sopenharmony_ci		};
14362306a36Sopenharmony_ci	};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci};
146