162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2019 Amlogic, Inc. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/irq.h> 762306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 862306a36Sopenharmony_ci#include <dt-bindings/gpio/meson-a1-gpio.h> 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci/ { 1162306a36Sopenharmony_ci compatible = "amlogic,a1"; 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci interrupt-parent = <&gic>; 1462306a36Sopenharmony_ci #address-cells = <2>; 1562306a36Sopenharmony_ci #size-cells = <2>; 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci cpus { 1862306a36Sopenharmony_ci #address-cells = <2>; 1962306a36Sopenharmony_ci #size-cells = <0>; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci cpu0: cpu@0 { 2262306a36Sopenharmony_ci device_type = "cpu"; 2362306a36Sopenharmony_ci compatible = "arm,cortex-a35"; 2462306a36Sopenharmony_ci reg = <0x0 0x0>; 2562306a36Sopenharmony_ci enable-method = "psci"; 2662306a36Sopenharmony_ci next-level-cache = <&l2>; 2762306a36Sopenharmony_ci }; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci cpu1: cpu@1 { 3062306a36Sopenharmony_ci device_type = "cpu"; 3162306a36Sopenharmony_ci compatible = "arm,cortex-a35"; 3262306a36Sopenharmony_ci reg = <0x0 0x1>; 3362306a36Sopenharmony_ci enable-method = "psci"; 3462306a36Sopenharmony_ci next-level-cache = <&l2>; 3562306a36Sopenharmony_ci }; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci l2: l2-cache0 { 3862306a36Sopenharmony_ci compatible = "cache"; 3962306a36Sopenharmony_ci cache-level = <2>; 4062306a36Sopenharmony_ci cache-unified; 4162306a36Sopenharmony_ci }; 4262306a36Sopenharmony_ci }; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci psci { 4562306a36Sopenharmony_ci compatible = "arm,psci-1.0"; 4662306a36Sopenharmony_ci method = "smc"; 4762306a36Sopenharmony_ci }; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci reserved-memory { 5062306a36Sopenharmony_ci #address-cells = <2>; 5162306a36Sopenharmony_ci #size-cells = <2>; 5262306a36Sopenharmony_ci ranges; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci linux,cma { 5562306a36Sopenharmony_ci compatible = "shared-dma-pool"; 5662306a36Sopenharmony_ci reusable; 5762306a36Sopenharmony_ci size = <0x0 0x800000>; 5862306a36Sopenharmony_ci alignment = <0x0 0x400000>; 5962306a36Sopenharmony_ci linux,cma-default; 6062306a36Sopenharmony_ci }; 6162306a36Sopenharmony_ci }; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci sm: secure-monitor { 6462306a36Sopenharmony_ci compatible = "amlogic,meson-gxbb-sm"; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci pwrc: power-controller { 6762306a36Sopenharmony_ci compatible = "amlogic,meson-a1-pwrc"; 6862306a36Sopenharmony_ci #power-domain-cells = <1>; 6962306a36Sopenharmony_ci status = "okay"; 7062306a36Sopenharmony_ci }; 7162306a36Sopenharmony_ci }; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci soc { 7462306a36Sopenharmony_ci compatible = "simple-bus"; 7562306a36Sopenharmony_ci #address-cells = <2>; 7662306a36Sopenharmony_ci #size-cells = <2>; 7762306a36Sopenharmony_ci ranges; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci apb: bus@fe000000 { 8062306a36Sopenharmony_ci compatible = "simple-bus"; 8162306a36Sopenharmony_ci reg = <0x0 0xfe000000 0x0 0x1000000>; 8262306a36Sopenharmony_ci #address-cells = <2>; 8362306a36Sopenharmony_ci #size-cells = <2>; 8462306a36Sopenharmony_ci ranges = <0x0 0x0 0x0 0xfe000000 0x0 0x1000000>; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci reset: reset-controller@0 { 8862306a36Sopenharmony_ci compatible = "amlogic,meson-a1-reset"; 8962306a36Sopenharmony_ci reg = <0x0 0x0 0x0 0x8c>; 9062306a36Sopenharmony_ci #reset-cells = <1>; 9162306a36Sopenharmony_ci }; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci periphs_pinctrl: pinctrl@400 { 9462306a36Sopenharmony_ci compatible = "amlogic,meson-a1-periphs-pinctrl"; 9562306a36Sopenharmony_ci #address-cells = <2>; 9662306a36Sopenharmony_ci #size-cells = <2>; 9762306a36Sopenharmony_ci ranges; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci gpio: bank@400 { 10062306a36Sopenharmony_ci reg = <0x0 0x0400 0x0 0x003c>, 10162306a36Sopenharmony_ci <0x0 0x0480 0x0 0x0118>; 10262306a36Sopenharmony_ci reg-names = "mux", "gpio"; 10362306a36Sopenharmony_ci gpio-controller; 10462306a36Sopenharmony_ci #gpio-cells = <2>; 10562306a36Sopenharmony_ci gpio-ranges = <&periphs_pinctrl 0 0 62>; 10662306a36Sopenharmony_ci }; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci }; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci uart_AO: serial@1c00 { 11162306a36Sopenharmony_ci compatible = "amlogic,meson-a1-uart", 11262306a36Sopenharmony_ci "amlogic,meson-ao-uart"; 11362306a36Sopenharmony_ci reg = <0x0 0x1c00 0x0 0x18>; 11462306a36Sopenharmony_ci interrupts = <GIC_SPI 25 IRQ_TYPE_EDGE_RISING>; 11562306a36Sopenharmony_ci clocks = <&xtal>, <&xtal>, <&xtal>; 11662306a36Sopenharmony_ci clock-names = "xtal", "pclk", "baud"; 11762306a36Sopenharmony_ci status = "disabled"; 11862306a36Sopenharmony_ci }; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci uart_AO_B: serial@2000 { 12162306a36Sopenharmony_ci compatible = "amlogic,meson-a1-uart", 12262306a36Sopenharmony_ci "amlogic,meson-ao-uart"; 12362306a36Sopenharmony_ci reg = <0x0 0x2000 0x0 0x18>; 12462306a36Sopenharmony_ci interrupts = <GIC_SPI 26 IRQ_TYPE_EDGE_RISING>; 12562306a36Sopenharmony_ci clocks = <&xtal>, <&xtal>, <&xtal>; 12662306a36Sopenharmony_ci clock-names = "xtal", "pclk", "baud"; 12762306a36Sopenharmony_ci status = "disabled"; 12862306a36Sopenharmony_ci }; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci gpio_intc: interrupt-controller@0440 { 13162306a36Sopenharmony_ci compatible = "amlogic,meson-a1-gpio-intc", 13262306a36Sopenharmony_ci "amlogic,meson-gpio-intc"; 13362306a36Sopenharmony_ci reg = <0x0 0x0440 0x0 0x14>; 13462306a36Sopenharmony_ci interrupt-controller; 13562306a36Sopenharmony_ci #interrupt-cells = <2>; 13662306a36Sopenharmony_ci amlogic,channel-interrupts = 13762306a36Sopenharmony_ci <49 50 51 52 53 54 55 56>; 13862306a36Sopenharmony_ci }; 13962306a36Sopenharmony_ci }; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci gic: interrupt-controller@ff901000 { 14262306a36Sopenharmony_ci compatible = "arm,gic-400"; 14362306a36Sopenharmony_ci reg = <0x0 0xff901000 0x0 0x1000>, 14462306a36Sopenharmony_ci <0x0 0xff902000 0x0 0x2000>, 14562306a36Sopenharmony_ci <0x0 0xff904000 0x0 0x2000>, 14662306a36Sopenharmony_ci <0x0 0xff906000 0x0 0x2000>; 14762306a36Sopenharmony_ci interrupt-controller; 14862306a36Sopenharmony_ci interrupts = <GIC_PPI 9 14962306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>; 15062306a36Sopenharmony_ci #interrupt-cells = <3>; 15162306a36Sopenharmony_ci #address-cells = <0>; 15262306a36Sopenharmony_ci }; 15362306a36Sopenharmony_ci }; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci timer { 15662306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 15762306a36Sopenharmony_ci interrupts = <GIC_PPI 13 15862306a36Sopenharmony_ci (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>, 15962306a36Sopenharmony_ci <GIC_PPI 14 16062306a36Sopenharmony_ci (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>, 16162306a36Sopenharmony_ci <GIC_PPI 11 16262306a36Sopenharmony_ci (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>, 16362306a36Sopenharmony_ci <GIC_PPI 10 16462306a36Sopenharmony_ci (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>; 16562306a36Sopenharmony_ci }; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci xtal: xtal-clk { 16862306a36Sopenharmony_ci compatible = "fixed-clock"; 16962306a36Sopenharmony_ci clock-frequency = <24000000>; 17062306a36Sopenharmony_ci clock-output-names = "xtal"; 17162306a36Sopenharmony_ci #clock-cells = <0>; 17262306a36Sopenharmony_ci }; 17362306a36Sopenharmony_ci}; 174