162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2016 Amazon.com, Inc. or its affiliates. All Rights Reserved. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Antoine Tenart <antoine.tenart@free-electrons.com> 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * This software is available to you under a choice of one of two 762306a36Sopenharmony_ci * licenses. You may choose to be licensed under the terms of the GNU 862306a36Sopenharmony_ci * General Public License (GPL) Version 2, available from the file 962306a36Sopenharmony_ci * COPYING in the main directory of this source tree, or the 1062306a36Sopenharmony_ci * BSD license below: 1162306a36Sopenharmony_ci * 1262306a36Sopenharmony_ci * Redistribution and use in source and binary forms, with or 1362306a36Sopenharmony_ci * without modification, are permitted provided that the following 1462306a36Sopenharmony_ci * conditions are met: 1562306a36Sopenharmony_ci * 1662306a36Sopenharmony_ci * - Redistributions of source code must retain the above 1762306a36Sopenharmony_ci * copyright notice, this list of conditions and the following 1862306a36Sopenharmony_ci * disclaimer. 1962306a36Sopenharmony_ci * 2062306a36Sopenharmony_ci * - Redistributions in binary form must reproduce the above 2162306a36Sopenharmony_ci * copyright notice, this list of conditions and the following 2262306a36Sopenharmony_ci * disclaimer in the documentation and/or other materials 2362306a36Sopenharmony_ci * provided with the distribution. 2462306a36Sopenharmony_ci * 2562306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 2662306a36Sopenharmony_ci * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 2762306a36Sopenharmony_ci * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 2862306a36Sopenharmony_ci * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 2962306a36Sopenharmony_ci * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 3062306a36Sopenharmony_ci * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 3162306a36Sopenharmony_ci * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 3262306a36Sopenharmony_ci * SOFTWARE. 3362306a36Sopenharmony_ci */ 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci/dts-v1/; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci/ { 4062306a36Sopenharmony_ci model = "Annapurna Labs Alpine v2"; 4162306a36Sopenharmony_ci compatible = "al,alpine-v2"; 4262306a36Sopenharmony_ci #address-cells = <2>; 4362306a36Sopenharmony_ci #size-cells = <2>; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci cpus { 4662306a36Sopenharmony_ci #address-cells = <2>; 4762306a36Sopenharmony_ci #size-cells = <0>; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci cpu@0 { 5062306a36Sopenharmony_ci compatible = "arm,cortex-a57"; 5162306a36Sopenharmony_ci device_type = "cpu"; 5262306a36Sopenharmony_ci reg = <0x0 0x0>; 5362306a36Sopenharmony_ci enable-method = "psci"; 5462306a36Sopenharmony_ci }; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci cpu@1 { 5762306a36Sopenharmony_ci compatible = "arm,cortex-a57"; 5862306a36Sopenharmony_ci device_type = "cpu"; 5962306a36Sopenharmony_ci reg = <0x0 0x1>; 6062306a36Sopenharmony_ci enable-method = "psci"; 6162306a36Sopenharmony_ci }; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci cpu@2 { 6462306a36Sopenharmony_ci compatible = "arm,cortex-a57"; 6562306a36Sopenharmony_ci device_type = "cpu"; 6662306a36Sopenharmony_ci reg = <0x0 0x2>; 6762306a36Sopenharmony_ci enable-method = "psci"; 6862306a36Sopenharmony_ci }; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci cpu@3 { 7162306a36Sopenharmony_ci compatible = "arm,cortex-a57"; 7262306a36Sopenharmony_ci device_type = "cpu"; 7362306a36Sopenharmony_ci reg = <0x0 0x3>; 7462306a36Sopenharmony_ci enable-method = "psci"; 7562306a36Sopenharmony_ci }; 7662306a36Sopenharmony_ci }; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci psci { 7962306a36Sopenharmony_ci compatible = "arm,psci-0.2", "arm,psci"; 8062306a36Sopenharmony_ci method = "smc"; 8162306a36Sopenharmony_ci cpu_suspend = <0x84000001>; 8262306a36Sopenharmony_ci cpu_off = <0x84000002>; 8362306a36Sopenharmony_ci cpu_on = <0x84000003>; 8462306a36Sopenharmony_ci }; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci sbclk: sbclk { 8762306a36Sopenharmony_ci compatible = "fixed-clock"; 8862306a36Sopenharmony_ci #clock-cells = <0>; 8962306a36Sopenharmony_ci clock-frequency = <1000000>; 9062306a36Sopenharmony_ci }; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci soc { 9362306a36Sopenharmony_ci compatible = "simple-bus"; 9462306a36Sopenharmony_ci #address-cells = <2>; 9562306a36Sopenharmony_ci #size-cells = <2>; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci interrupt-parent = <&gic>; 9862306a36Sopenharmony_ci ranges; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci timer { 10162306a36Sopenharmony_ci compatible = "arm,armv8-timer"; 10262306a36Sopenharmony_ci interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, 10362306a36Sopenharmony_ci <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, 10462306a36Sopenharmony_ci <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, 10562306a36Sopenharmony_ci <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; 10662306a36Sopenharmony_ci }; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci pmu { 10962306a36Sopenharmony_ci compatible = "arm,armv8-pmuv3"; 11062306a36Sopenharmony_ci interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 11162306a36Sopenharmony_ci <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 11262306a36Sopenharmony_ci <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 11362306a36Sopenharmony_ci <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 11462306a36Sopenharmony_ci }; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci gic: interrupt-controller@f0200000 { 11762306a36Sopenharmony_ci compatible = "arm,gic-v3"; 11862306a36Sopenharmony_ci reg = <0x0 0xf0200000 0x0 0x10000>, /* GIC Dist */ 11962306a36Sopenharmony_ci <0x0 0xf0280000 0x0 0x200000>, /* GICR */ 12062306a36Sopenharmony_ci <0x0 0xf0100000 0x0 0x2000>, /* GICC */ 12162306a36Sopenharmony_ci <0x0 0xf0110000 0x0 0x2000>, /* GICV */ 12262306a36Sopenharmony_ci <0x0 0xf0120000 0x0 0x2000>; /* GICH */ 12362306a36Sopenharmony_ci interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 12462306a36Sopenharmony_ci interrupt-controller; 12562306a36Sopenharmony_ci #interrupt-cells = <3>; 12662306a36Sopenharmony_ci }; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci pci@fbc00000 { 12962306a36Sopenharmony_ci compatible = "pci-host-ecam-generic"; 13062306a36Sopenharmony_ci device_type = "pci"; 13162306a36Sopenharmony_ci #size-cells = <2>; 13262306a36Sopenharmony_ci #address-cells = <3>; 13362306a36Sopenharmony_ci #interrupt-cells = <1>; 13462306a36Sopenharmony_ci reg = <0x0 0xfbc00000 0x0 0x100000>; 13562306a36Sopenharmony_ci interrupt-map-mask = <0xf800 0 0 7>; 13662306a36Sopenharmony_ci /* add legacy interrupts for SATA only */ 13762306a36Sopenharmony_ci interrupt-map = <0x4000 0 0 1 &gic 0 53 4>, 13862306a36Sopenharmony_ci <0x4800 0 0 1 &gic 0 54 4>; 13962306a36Sopenharmony_ci /* 32 bit non prefetchable memory space */ 14062306a36Sopenharmony_ci ranges = <0x2000000 0x0 0xfe000000 0x0 0xfe000000 0x0 0x1000000>; 14162306a36Sopenharmony_ci bus-range = <0x00 0x00>; 14262306a36Sopenharmony_ci msi-parent = <&msix>; 14362306a36Sopenharmony_ci }; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci msix: msix@fbe00000 { 14662306a36Sopenharmony_ci compatible = "al,alpine-msix"; 14762306a36Sopenharmony_ci reg = <0x0 0xfbe00000 0x0 0x100000>; 14862306a36Sopenharmony_ci msi-controller; 14962306a36Sopenharmony_ci al,msi-base-spi = <160>; 15062306a36Sopenharmony_ci al,msi-num-spis = <160>; 15162306a36Sopenharmony_ci }; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci io-fabric { 15462306a36Sopenharmony_ci compatible = "simple-bus"; 15562306a36Sopenharmony_ci #address-cells = <1>; 15662306a36Sopenharmony_ci #size-cells = <1>; 15762306a36Sopenharmony_ci ranges = <0x0 0x0 0xfc000000 0x2000000>; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci uart0: serial@1883000 { 16062306a36Sopenharmony_ci compatible = "ns16550a"; 16162306a36Sopenharmony_ci reg = <0x1883000 0x1000>; 16262306a36Sopenharmony_ci interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 16362306a36Sopenharmony_ci clock-frequency = <500000000>; 16462306a36Sopenharmony_ci reg-shift = <2>; 16562306a36Sopenharmony_ci reg-io-width = <4>; 16662306a36Sopenharmony_ci status = "disabled"; 16762306a36Sopenharmony_ci }; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci uart1: serial@1884000 { 17062306a36Sopenharmony_ci compatible = "ns16550a"; 17162306a36Sopenharmony_ci reg = <0x1884000 0x1000>; 17262306a36Sopenharmony_ci interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 17362306a36Sopenharmony_ci clock-frequency = <500000000>; 17462306a36Sopenharmony_ci reg-shift = <2>; 17562306a36Sopenharmony_ci reg-io-width = <4>; 17662306a36Sopenharmony_ci status = "disabled"; 17762306a36Sopenharmony_ci }; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci uart2: serial@1885000 { 18062306a36Sopenharmony_ci compatible = "ns16550a"; 18162306a36Sopenharmony_ci reg = <0x1885000 0x1000>; 18262306a36Sopenharmony_ci interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 18362306a36Sopenharmony_ci clock-frequency = <500000000>; 18462306a36Sopenharmony_ci reg-shift = <2>; 18562306a36Sopenharmony_ci reg-io-width = <4>; 18662306a36Sopenharmony_ci status = "disabled"; 18762306a36Sopenharmony_ci }; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci uart3: serial@1886000 { 19062306a36Sopenharmony_ci compatible = "ns16550a"; 19162306a36Sopenharmony_ci reg = <0x1886000 0x1000>; 19262306a36Sopenharmony_ci interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 19362306a36Sopenharmony_ci clock-frequency = <500000000>; 19462306a36Sopenharmony_ci reg-shift = <2>; 19562306a36Sopenharmony_ci reg-io-width = <4>; 19662306a36Sopenharmony_ci status = "disabled"; 19762306a36Sopenharmony_ci }; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci timer0: timer@1890000 { 20062306a36Sopenharmony_ci compatible = "arm,sp804", "arm,primecell"; 20162306a36Sopenharmony_ci reg = <0x1890000 0x1000>; 20262306a36Sopenharmony_ci interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 20362306a36Sopenharmony_ci clocks = <&sbclk>; 20462306a36Sopenharmony_ci }; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci timer1: timer@1891000 { 20762306a36Sopenharmony_ci compatible = "arm,sp804", "arm,primecell"; 20862306a36Sopenharmony_ci reg = <0x1891000 0x1000>; 20962306a36Sopenharmony_ci interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 21062306a36Sopenharmony_ci clocks = <&sbclk>; 21162306a36Sopenharmony_ci status = "disabled"; 21262306a36Sopenharmony_ci }; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci timer2: timer@1892000 { 21562306a36Sopenharmony_ci compatible = "arm,sp804", "arm,primecell"; 21662306a36Sopenharmony_ci reg = <0x1892000 0x1000>; 21762306a36Sopenharmony_ci interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 21862306a36Sopenharmony_ci clocks = <&sbclk>; 21962306a36Sopenharmony_ci status = "disabled"; 22062306a36Sopenharmony_ci }; 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci timer3: timer@1893000 { 22362306a36Sopenharmony_ci compatible = "arm,sp804", "arm,primecell"; 22462306a36Sopenharmony_ci reg = <0x1893000 0x1000>; 22562306a36Sopenharmony_ci interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 22662306a36Sopenharmony_ci clocks = <&sbclk>; 22762306a36Sopenharmony_ci status = "disabled"; 22862306a36Sopenharmony_ci }; 22962306a36Sopenharmony_ci }; 23062306a36Sopenharmony_ci }; 23162306a36Sopenharmony_ci}; 232