162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2017 Andreas Färber
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <dt-bindings/clock/actions,s900-cmu.h>
762306a36Sopenharmony_ci#include <dt-bindings/gpio/gpio.h>
862306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
962306a36Sopenharmony_ci#include <dt-bindings/reset/actions,s900-reset.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci/ {
1262306a36Sopenharmony_ci	compatible = "actions,s900";
1362306a36Sopenharmony_ci	interrupt-parent = <&gic>;
1462306a36Sopenharmony_ci	#address-cells = <2>;
1562306a36Sopenharmony_ci	#size-cells = <2>;
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci	cpus {
1862306a36Sopenharmony_ci		#address-cells = <2>;
1962306a36Sopenharmony_ci		#size-cells = <0>;
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci		cpu0: cpu@0 {
2262306a36Sopenharmony_ci			device_type = "cpu";
2362306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
2462306a36Sopenharmony_ci			reg = <0x0 0x0>;
2562306a36Sopenharmony_ci			enable-method = "psci";
2662306a36Sopenharmony_ci		};
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci		cpu1: cpu@1 {
2962306a36Sopenharmony_ci			device_type = "cpu";
3062306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
3162306a36Sopenharmony_ci			reg = <0x0 0x1>;
3262306a36Sopenharmony_ci			enable-method = "psci";
3362306a36Sopenharmony_ci		};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci		cpu2: cpu@2 {
3662306a36Sopenharmony_ci			device_type = "cpu";
3762306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
3862306a36Sopenharmony_ci			reg = <0x0 0x2>;
3962306a36Sopenharmony_ci			enable-method = "psci";
4062306a36Sopenharmony_ci		};
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci		cpu3: cpu@3 {
4362306a36Sopenharmony_ci			device_type = "cpu";
4462306a36Sopenharmony_ci			compatible = "arm,cortex-a53";
4562306a36Sopenharmony_ci			reg = <0x0 0x3>;
4662306a36Sopenharmony_ci			enable-method = "psci";
4762306a36Sopenharmony_ci		};
4862306a36Sopenharmony_ci	};
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	reserved-memory {
5162306a36Sopenharmony_ci		#address-cells = <2>;
5262306a36Sopenharmony_ci		#size-cells = <2>;
5362306a36Sopenharmony_ci		ranges;
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci		secmon@1f000000 {
5662306a36Sopenharmony_ci			reg = <0x0 0x1f000000 0x0 0x1000000>;
5762306a36Sopenharmony_ci			no-map;
5862306a36Sopenharmony_ci		};
5962306a36Sopenharmony_ci	};
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci	psci {
6262306a36Sopenharmony_ci		compatible = "arm,psci-0.2";
6362306a36Sopenharmony_ci		method = "smc";
6462306a36Sopenharmony_ci	};
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	arm-pmu {
6762306a36Sopenharmony_ci		compatible = "arm,cortex-a53-pmu";
6862306a36Sopenharmony_ci		interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
6962306a36Sopenharmony_ci		             <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
7062306a36Sopenharmony_ci		             <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
7162306a36Sopenharmony_ci		             <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
7262306a36Sopenharmony_ci		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
7362306a36Sopenharmony_ci	};
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	timer {
7662306a36Sopenharmony_ci		compatible = "arm,armv8-timer";
7762306a36Sopenharmony_ci		interrupts = <GIC_PPI 13
7862306a36Sopenharmony_ci			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
7962306a36Sopenharmony_ci			     <GIC_PPI 14
8062306a36Sopenharmony_ci			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
8162306a36Sopenharmony_ci			     <GIC_PPI 11
8262306a36Sopenharmony_ci			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
8362306a36Sopenharmony_ci			     <GIC_PPI 10
8462306a36Sopenharmony_ci			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
8562306a36Sopenharmony_ci	};
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	hosc: hosc {
8862306a36Sopenharmony_ci		compatible = "fixed-clock";
8962306a36Sopenharmony_ci		clock-frequency = <24000000>;
9062306a36Sopenharmony_ci		#clock-cells = <0>;
9162306a36Sopenharmony_ci	};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	losc: losc {
9462306a36Sopenharmony_ci		compatible = "fixed-clock";
9562306a36Sopenharmony_ci		clock-frequency = <32768>;
9662306a36Sopenharmony_ci		#clock-cells = <0>;
9762306a36Sopenharmony_ci	};
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	diff24M: diff24M {
10062306a36Sopenharmony_ci		compatible = "fixed-clock";
10162306a36Sopenharmony_ci		clock-frequency = <24000000>;
10262306a36Sopenharmony_ci		#clock-cells = <0>;
10362306a36Sopenharmony_ci	};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	soc {
10662306a36Sopenharmony_ci		compatible = "simple-bus";
10762306a36Sopenharmony_ci		#address-cells = <2>;
10862306a36Sopenharmony_ci		#size-cells = <2>;
10962306a36Sopenharmony_ci		ranges;
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci		gic: interrupt-controller@e00f1000 {
11262306a36Sopenharmony_ci			compatible = "arm,gic-400";
11362306a36Sopenharmony_ci			reg = <0x0 0xe00f1000 0x0 0x1000>,
11462306a36Sopenharmony_ci			      <0x0 0xe00f2000 0x0 0x2000>,
11562306a36Sopenharmony_ci			      <0x0 0xe00f4000 0x0 0x2000>,
11662306a36Sopenharmony_ci			      <0x0 0xe00f6000 0x0 0x2000>;
11762306a36Sopenharmony_ci			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
11862306a36Sopenharmony_ci			interrupt-controller;
11962306a36Sopenharmony_ci			#interrupt-cells = <3>;
12062306a36Sopenharmony_ci		};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci		uart0: serial@e0120000 {
12362306a36Sopenharmony_ci			compatible = "actions,s900-uart", "actions,owl-uart";
12462306a36Sopenharmony_ci			reg = <0x0 0xe0120000 0x0 0x2000>;
12562306a36Sopenharmony_ci			clocks = <&cmu CLK_UART0>;
12662306a36Sopenharmony_ci			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
12762306a36Sopenharmony_ci			status = "disabled";
12862306a36Sopenharmony_ci		};
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci		uart1: serial@e0122000 {
13162306a36Sopenharmony_ci			compatible = "actions,s900-uart", "actions,owl-uart";
13262306a36Sopenharmony_ci			reg = <0x0 0xe0122000 0x0 0x2000>;
13362306a36Sopenharmony_ci			clocks = <&cmu CLK_UART1>;
13462306a36Sopenharmony_ci			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
13562306a36Sopenharmony_ci			status = "disabled";
13662306a36Sopenharmony_ci		};
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci		uart2: serial@e0124000 {
13962306a36Sopenharmony_ci			compatible = "actions,s900-uart", "actions,owl-uart";
14062306a36Sopenharmony_ci			reg = <0x0 0xe0124000 0x0 0x2000>;
14162306a36Sopenharmony_ci			clocks = <&cmu CLK_UART2>;
14262306a36Sopenharmony_ci			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
14362306a36Sopenharmony_ci			status = "disabled";
14462306a36Sopenharmony_ci		};
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci		uart3: serial@e0126000 {
14762306a36Sopenharmony_ci			compatible = "actions,s900-uart", "actions,owl-uart";
14862306a36Sopenharmony_ci			reg = <0x0 0xe0126000 0x0 0x2000>;
14962306a36Sopenharmony_ci			clocks = <&cmu CLK_UART3>;
15062306a36Sopenharmony_ci			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
15162306a36Sopenharmony_ci			status = "disabled";
15262306a36Sopenharmony_ci		};
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci		uart4: serial@e0128000 {
15562306a36Sopenharmony_ci			compatible = "actions,s900-uart", "actions,owl-uart";
15662306a36Sopenharmony_ci			reg = <0x0 0xe0128000 0x0 0x2000>;
15762306a36Sopenharmony_ci			clocks = <&cmu CLK_UART4>;
15862306a36Sopenharmony_ci			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
15962306a36Sopenharmony_ci			status = "disabled";
16062306a36Sopenharmony_ci		};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci		uart5: serial@e012a000 {
16362306a36Sopenharmony_ci			compatible = "actions,s900-uart", "actions,owl-uart";
16462306a36Sopenharmony_ci			reg = <0x0 0xe012a000 0x0 0x2000>;
16562306a36Sopenharmony_ci			clocks = <&cmu CLK_UART5>;
16662306a36Sopenharmony_ci			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
16762306a36Sopenharmony_ci			status = "disabled";
16862306a36Sopenharmony_ci		};
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci		uart6: serial@e012c000 {
17162306a36Sopenharmony_ci			compatible = "actions,s900-uart", "actions,owl-uart";
17262306a36Sopenharmony_ci			reg = <0x0 0xe012c000 0x0 0x2000>;
17362306a36Sopenharmony_ci			clocks = <&cmu CLK_UART6>;
17462306a36Sopenharmony_ci			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
17562306a36Sopenharmony_ci			status = "disabled";
17662306a36Sopenharmony_ci		};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci		sps: power-controller@e012e000 {
17962306a36Sopenharmony_ci			compatible = "actions,s900-sps";
18062306a36Sopenharmony_ci			reg = <0x0 0xe012e000 0x0 0x2000>;
18162306a36Sopenharmony_ci			#power-domain-cells = <1>;
18262306a36Sopenharmony_ci		};
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci		cmu: clock-controller@e0160000 {
18562306a36Sopenharmony_ci			compatible = "actions,s900-cmu";
18662306a36Sopenharmony_ci			reg = <0x0 0xe0160000 0x0 0x1000>;
18762306a36Sopenharmony_ci			clocks = <&hosc>, <&losc>;
18862306a36Sopenharmony_ci			#clock-cells = <1>;
18962306a36Sopenharmony_ci			#reset-cells = <1>;
19062306a36Sopenharmony_ci		};
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci		i2c0: i2c@e0170000 {
19362306a36Sopenharmony_ci			compatible = "actions,s900-i2c";
19462306a36Sopenharmony_ci			reg = <0 0xe0170000 0 0x1000>;
19562306a36Sopenharmony_ci			clocks = <&cmu CLK_I2C0>;
19662306a36Sopenharmony_ci			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
19762306a36Sopenharmony_ci			#address-cells = <1>;
19862306a36Sopenharmony_ci			#size-cells = <0>;
19962306a36Sopenharmony_ci			status = "disabled";
20062306a36Sopenharmony_ci		};
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci		i2c1: i2c@e0172000 {
20362306a36Sopenharmony_ci			compatible = "actions,s900-i2c";
20462306a36Sopenharmony_ci			reg = <0 0xe0172000 0 0x1000>;
20562306a36Sopenharmony_ci			clocks = <&cmu CLK_I2C1>;
20662306a36Sopenharmony_ci			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
20762306a36Sopenharmony_ci			#address-cells = <1>;
20862306a36Sopenharmony_ci			#size-cells = <0>;
20962306a36Sopenharmony_ci			status = "disabled";
21062306a36Sopenharmony_ci		};
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci		i2c2: i2c@e0174000 {
21362306a36Sopenharmony_ci			compatible = "actions,s900-i2c";
21462306a36Sopenharmony_ci			reg = <0 0xe0174000 0 0x1000>;
21562306a36Sopenharmony_ci			clocks = <&cmu CLK_I2C2>;
21662306a36Sopenharmony_ci			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
21762306a36Sopenharmony_ci			#address-cells = <1>;
21862306a36Sopenharmony_ci			#size-cells = <0>;
21962306a36Sopenharmony_ci			status = "disabled";
22062306a36Sopenharmony_ci		};
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci		i2c3: i2c@e0176000 {
22362306a36Sopenharmony_ci			compatible = "actions,s900-i2c";
22462306a36Sopenharmony_ci			reg = <0 0xe0176000 0 0x1000>;
22562306a36Sopenharmony_ci			clocks = <&cmu CLK_I2C3>;
22662306a36Sopenharmony_ci			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
22762306a36Sopenharmony_ci			#address-cells = <1>;
22862306a36Sopenharmony_ci			#size-cells = <0>;
22962306a36Sopenharmony_ci			status = "disabled";
23062306a36Sopenharmony_ci		};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci		i2c4: i2c@e0178000 {
23362306a36Sopenharmony_ci			compatible = "actions,s900-i2c";
23462306a36Sopenharmony_ci			reg = <0 0xe0178000 0 0x1000>;
23562306a36Sopenharmony_ci			clocks = <&cmu CLK_I2C4>;
23662306a36Sopenharmony_ci			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
23762306a36Sopenharmony_ci			#address-cells = <1>;
23862306a36Sopenharmony_ci			#size-cells = <0>;
23962306a36Sopenharmony_ci			status = "disabled";
24062306a36Sopenharmony_ci		};
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci		i2c5: i2c@e017a000 {
24362306a36Sopenharmony_ci			compatible = "actions,s900-i2c";
24462306a36Sopenharmony_ci			reg = <0 0xe017a000 0 0x1000>;
24562306a36Sopenharmony_ci			clocks = <&cmu CLK_I2C5>;
24662306a36Sopenharmony_ci			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
24762306a36Sopenharmony_ci			#address-cells = <1>;
24862306a36Sopenharmony_ci			#size-cells = <0>;
24962306a36Sopenharmony_ci			status = "disabled";
25062306a36Sopenharmony_ci		};
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci		pinctrl: pinctrl@e01b0000 {
25362306a36Sopenharmony_ci			compatible = "actions,s900-pinctrl";
25462306a36Sopenharmony_ci			reg = <0x0 0xe01b0000 0x0 0x1000>;
25562306a36Sopenharmony_ci			clocks = <&cmu CLK_GPIO>;
25662306a36Sopenharmony_ci			gpio-controller;
25762306a36Sopenharmony_ci			gpio-ranges = <&pinctrl 0 0 146>;
25862306a36Sopenharmony_ci			#gpio-cells = <2>;
25962306a36Sopenharmony_ci			interrupt-controller;
26062306a36Sopenharmony_ci			#interrupt-cells = <2>;
26162306a36Sopenharmony_ci			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
26262306a36Sopenharmony_ci				     <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
26362306a36Sopenharmony_ci				     <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
26462306a36Sopenharmony_ci				     <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
26562306a36Sopenharmony_ci				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
26662306a36Sopenharmony_ci				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
26762306a36Sopenharmony_ci		};
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci		timer: timer@e0228000 {
27062306a36Sopenharmony_ci			compatible = "actions,s900-timer";
27162306a36Sopenharmony_ci			reg = <0x0 0xe0228000 0x0 0x8000>;
27262306a36Sopenharmony_ci			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
27362306a36Sopenharmony_ci			interrupt-names = "timer1";
27462306a36Sopenharmony_ci		};
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci		dma: dma-controller@e0260000 {
27762306a36Sopenharmony_ci			compatible = "actions,s900-dma";
27862306a36Sopenharmony_ci			reg = <0x0 0xe0260000 0x0 0x1000>;
27962306a36Sopenharmony_ci			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
28062306a36Sopenharmony_ci				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
28162306a36Sopenharmony_ci				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
28262306a36Sopenharmony_ci				     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
28362306a36Sopenharmony_ci			#dma-cells = <1>;
28462306a36Sopenharmony_ci			dma-channels = <12>;
28562306a36Sopenharmony_ci			dma-requests = <46>;
28662306a36Sopenharmony_ci			clocks = <&cmu CLK_DMAC>;
28762306a36Sopenharmony_ci		};
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci		mmc0: mmc@e0330000 {
29062306a36Sopenharmony_ci			compatible = "actions,owl-mmc";
29162306a36Sopenharmony_ci			reg = <0x0 0xe0330000 0x0 0x4000>;
29262306a36Sopenharmony_ci			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
29362306a36Sopenharmony_ci			clocks = <&cmu CLK_SD0>;
29462306a36Sopenharmony_ci			resets = <&cmu RESET_SD0>;
29562306a36Sopenharmony_ci			dmas = <&dma 2>;
29662306a36Sopenharmony_ci			dma-names = "mmc";
29762306a36Sopenharmony_ci			status = "disabled";
29862306a36Sopenharmony_ci		};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci		mmc1: mmc@e0334000 {
30162306a36Sopenharmony_ci			compatible = "actions,owl-mmc";
30262306a36Sopenharmony_ci			reg = <0x0 0xe0334000 0x0 0x4000>;
30362306a36Sopenharmony_ci			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
30462306a36Sopenharmony_ci			clocks = <&cmu CLK_SD1>;
30562306a36Sopenharmony_ci			resets = <&cmu RESET_SD1>;
30662306a36Sopenharmony_ci			dmas = <&dma 3>;
30762306a36Sopenharmony_ci			dma-names = "mmc";
30862306a36Sopenharmony_ci			status = "disabled";
30962306a36Sopenharmony_ci		};
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci		mmc2: mmc@e0338000 {
31262306a36Sopenharmony_ci			compatible = "actions,owl-mmc";
31362306a36Sopenharmony_ci			reg = <0x0 0xe0338000 0x0 0x4000>;
31462306a36Sopenharmony_ci			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
31562306a36Sopenharmony_ci			clocks = <&cmu CLK_SD2>;
31662306a36Sopenharmony_ci			resets = <&cmu RESET_SD2>;
31762306a36Sopenharmony_ci			dmas = <&dma 4>;
31862306a36Sopenharmony_ci			dma-names = "mmc";
31962306a36Sopenharmony_ci			status = "disabled";
32062306a36Sopenharmony_ci		};
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_ci		mmc3: mmc@e033c000 {
32362306a36Sopenharmony_ci			compatible = "actions,owl-mmc";
32462306a36Sopenharmony_ci			reg = <0x0 0xe033c000 0x0 0x4000>;
32562306a36Sopenharmony_ci			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
32662306a36Sopenharmony_ci			clocks = <&cmu CLK_SD3>;
32762306a36Sopenharmony_ci			resets = <&cmu RESET_SD3>;
32862306a36Sopenharmony_ci			dmas = <&dma 46>;
32962306a36Sopenharmony_ci			dma-names = "mmc";
33062306a36Sopenharmony_ci			status = "disabled";
33162306a36Sopenharmony_ci		};
33262306a36Sopenharmony_ci	};
33362306a36Sopenharmony_ci};
334