162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2012 Texas Instruments Incorporated - https://www.ti.com/
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Based on "omap4.dtsi"
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <dt-bindings/bus/ti-sysc.h>
962306a36Sopenharmony_ci#include <dt-bindings/gpio/gpio.h>
1062306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
1162306a36Sopenharmony_ci#include <dt-bindings/pinctrl/omap.h>
1262306a36Sopenharmony_ci#include <dt-bindings/clock/omap5.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci/ {
1562306a36Sopenharmony_ci	#address-cells = <2>;
1662306a36Sopenharmony_ci	#size-cells = <2>;
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci	compatible = "ti,omap5";
1962306a36Sopenharmony_ci	interrupt-parent = <&wakeupgen>;
2062306a36Sopenharmony_ci	chosen { };
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci	aliases {
2362306a36Sopenharmony_ci		i2c0 = &i2c1;
2462306a36Sopenharmony_ci		i2c1 = &i2c2;
2562306a36Sopenharmony_ci		i2c2 = &i2c3;
2662306a36Sopenharmony_ci		i2c3 = &i2c4;
2762306a36Sopenharmony_ci		i2c4 = &i2c5;
2862306a36Sopenharmony_ci		mmc0 = &mmc1;
2962306a36Sopenharmony_ci		mmc1 = &mmc2;
3062306a36Sopenharmony_ci		mmc2 = &mmc3;
3162306a36Sopenharmony_ci		mmc3 = &mmc4;
3262306a36Sopenharmony_ci		mmc4 = &mmc5;
3362306a36Sopenharmony_ci		serial0 = &uart1;
3462306a36Sopenharmony_ci		serial1 = &uart2;
3562306a36Sopenharmony_ci		serial2 = &uart3;
3662306a36Sopenharmony_ci		serial3 = &uart4;
3762306a36Sopenharmony_ci		serial4 = &uart5;
3862306a36Sopenharmony_ci		serial5 = &uart6;
3962306a36Sopenharmony_ci		rproc0 = &dsp;
4062306a36Sopenharmony_ci		rproc1 = &ipu;
4162306a36Sopenharmony_ci	};
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci	cpus {
4462306a36Sopenharmony_ci		#address-cells = <1>;
4562306a36Sopenharmony_ci		#size-cells = <0>;
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci		cpu0: cpu@0 {
4862306a36Sopenharmony_ci			device_type = "cpu";
4962306a36Sopenharmony_ci			compatible = "arm,cortex-a15";
5062306a36Sopenharmony_ci			reg = <0x0>;
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci			operating-points = <
5362306a36Sopenharmony_ci				/* kHz    uV */
5462306a36Sopenharmony_ci				1000000 1060000
5562306a36Sopenharmony_ci				1500000 1250000
5662306a36Sopenharmony_ci			>;
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci			clocks = <&dpll_mpu_ck>;
5962306a36Sopenharmony_ci			clock-names = "cpu";
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci			clock-latency = <300000>; /* From omap-cpufreq driver */
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci			/* cooling options */
6462306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
6562306a36Sopenharmony_ci		};
6662306a36Sopenharmony_ci		cpu@1 {
6762306a36Sopenharmony_ci			device_type = "cpu";
6862306a36Sopenharmony_ci			compatible = "arm,cortex-a15";
6962306a36Sopenharmony_ci			reg = <0x1>;
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci			operating-points = <
7262306a36Sopenharmony_ci				/* kHz    uV */
7362306a36Sopenharmony_ci				1000000 1060000
7462306a36Sopenharmony_ci				1500000 1250000
7562306a36Sopenharmony_ci			>;
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci			clocks = <&dpll_mpu_ck>;
7862306a36Sopenharmony_ci			clock-names = "cpu";
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci			clock-latency = <300000>; /* From omap-cpufreq driver */
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci			/* cooling options */
8362306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
8462306a36Sopenharmony_ci		};
8562306a36Sopenharmony_ci	};
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	thermal-zones {
8862306a36Sopenharmony_ci		#include "omap4-cpu-thermal.dtsi"
8962306a36Sopenharmony_ci		#include "omap5-gpu-thermal.dtsi"
9062306a36Sopenharmony_ci		#include "omap5-core-thermal.dtsi"
9162306a36Sopenharmony_ci	};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	timer {
9462306a36Sopenharmony_ci		compatible = "arm,armv7-timer";
9562306a36Sopenharmony_ci		/* PPI secure/nonsecure IRQ */
9662306a36Sopenharmony_ci		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
9762306a36Sopenharmony_ci			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
9862306a36Sopenharmony_ci			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
9962306a36Sopenharmony_ci			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
10062306a36Sopenharmony_ci		interrupt-parent = <&gic>;
10162306a36Sopenharmony_ci	};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	pmu {
10462306a36Sopenharmony_ci		compatible = "arm,cortex-a15-pmu";
10562306a36Sopenharmony_ci		interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
10662306a36Sopenharmony_ci			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
10762306a36Sopenharmony_ci	};
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	/*
11062306a36Sopenharmony_ci	 * Needed early by omap4_sram_init() for barrier, do not move to l3
11162306a36Sopenharmony_ci	 * interconnect as simple-pm-bus probes at module_init() time.
11262306a36Sopenharmony_ci	 */
11362306a36Sopenharmony_ci	ocmcram: sram@40300000 {
11462306a36Sopenharmony_ci		compatible = "mmio-sram";
11562306a36Sopenharmony_ci		reg = <0 0x40300000 0 0x20000>; /* 128k */
11662306a36Sopenharmony_ci	};
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci	gic: interrupt-controller@48211000 {
11962306a36Sopenharmony_ci		compatible = "arm,cortex-a15-gic";
12062306a36Sopenharmony_ci		interrupt-controller;
12162306a36Sopenharmony_ci		#interrupt-cells = <3>;
12262306a36Sopenharmony_ci		reg = <0 0x48211000 0 0x1000>,
12362306a36Sopenharmony_ci		      <0 0x48212000 0 0x2000>,
12462306a36Sopenharmony_ci		      <0 0x48214000 0 0x2000>,
12562306a36Sopenharmony_ci		      <0 0x48216000 0 0x2000>;
12662306a36Sopenharmony_ci		interrupt-parent = <&gic>;
12762306a36Sopenharmony_ci	};
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	wakeupgen: interrupt-controller@48281000 {
13062306a36Sopenharmony_ci		compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu";
13162306a36Sopenharmony_ci		interrupt-controller;
13262306a36Sopenharmony_ci		#interrupt-cells = <3>;
13362306a36Sopenharmony_ci		reg = <0 0x48281000 0 0x1000>;
13462306a36Sopenharmony_ci		interrupt-parent = <&gic>;
13562306a36Sopenharmony_ci	};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	/*
13862306a36Sopenharmony_ci	 * XXX: Use a flat representation of the OMAP3 interconnect.
13962306a36Sopenharmony_ci	 * The real OMAP interconnect network is quite complex.
14062306a36Sopenharmony_ci	 * Since it will not bring real advantage to represent that in DT for
14162306a36Sopenharmony_ci	 * the moment, just use a fake OCP bus entry to represent the whole bus
14262306a36Sopenharmony_ci	 * hierarchy.
14362306a36Sopenharmony_ci	 */
14462306a36Sopenharmony_ci	ocp {
14562306a36Sopenharmony_ci		compatible = "simple-pm-bus";
14662306a36Sopenharmony_ci		power-domains = <&prm_core>;
14762306a36Sopenharmony_ci		clocks = <&l3main1_clkctrl OMAP5_L3_MAIN_1_CLKCTRL 0>,
14862306a36Sopenharmony_ci			 <&l3main2_clkctrl OMAP5_L3_MAIN_2_CLKCTRL 0>,
14962306a36Sopenharmony_ci			 <&l3instr_clkctrl OMAP5_L3_MAIN_3_CLKCTRL 0>;
15062306a36Sopenharmony_ci		#address-cells = <1>;
15162306a36Sopenharmony_ci		#size-cells = <1>;
15262306a36Sopenharmony_ci		ranges = <0 0 0 0xc0000000>;
15362306a36Sopenharmony_ci		dma-ranges = <0x80000000 0x0 0x80000000 0x80000000>;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci		l3-noc@44000000 {
15662306a36Sopenharmony_ci			compatible = "ti,omap5-l3-noc";
15762306a36Sopenharmony_ci			reg = <0x44000000 0x2000>,
15862306a36Sopenharmony_ci			      <0x44800000 0x3000>,
15962306a36Sopenharmony_ci			      <0x45000000 0x4000>;
16062306a36Sopenharmony_ci			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
16162306a36Sopenharmony_ci				     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
16262306a36Sopenharmony_ci		};
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci		l4_wkup: interconnect@4ae00000 {
16562306a36Sopenharmony_ci		};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci		l4_cfg: interconnect@4a000000 {
16862306a36Sopenharmony_ci		};
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci		l4_per: interconnect@48000000 {
17162306a36Sopenharmony_ci		};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci		target-module@48210000 {
17462306a36Sopenharmony_ci			compatible = "ti,sysc-omap4-simple", "ti,sysc";
17562306a36Sopenharmony_ci			power-domains = <&prm_mpu>;
17662306a36Sopenharmony_ci			clocks = <&mpu_clkctrl OMAP5_MPU_CLKCTRL 0>;
17762306a36Sopenharmony_ci			clock-names = "fck";
17862306a36Sopenharmony_ci			#address-cells = <1>;
17962306a36Sopenharmony_ci			#size-cells = <1>;
18062306a36Sopenharmony_ci			ranges = <0 0x48210000 0x1f0000>;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci			mpu {
18362306a36Sopenharmony_ci				compatible = "ti,omap4-mpu";
18462306a36Sopenharmony_ci				sram = <&ocmcram>;
18562306a36Sopenharmony_ci			};
18662306a36Sopenharmony_ci		};
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci		l4_abe: interconnect@40100000 {
18962306a36Sopenharmony_ci		};
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci		target-module@50000000 {
19262306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
19362306a36Sopenharmony_ci			reg = <0x50000000 4>,
19462306a36Sopenharmony_ci			      <0x50000010 4>,
19562306a36Sopenharmony_ci			      <0x50000014 4>;
19662306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
19762306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
19862306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
19962306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
20062306a36Sopenharmony_ci			ti,syss-mask = <1>;
20162306a36Sopenharmony_ci			ti,no-idle-on-init;
20262306a36Sopenharmony_ci			clocks = <&l3main2_clkctrl OMAP5_L3_MAIN_2_GPMC_CLKCTRL 0>;
20362306a36Sopenharmony_ci			clock-names = "fck";
20462306a36Sopenharmony_ci			#address-cells = <1>;
20562306a36Sopenharmony_ci			#size-cells = <1>;
20662306a36Sopenharmony_ci			ranges = <0x50000000 0x50000000 0x00001000>, /* regs */
20762306a36Sopenharmony_ci				 <0x00000000 0x00000000 0x40000000>; /* data */
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci			gpmc: gpmc@50000000 {
21062306a36Sopenharmony_ci				compatible = "ti,omap4430-gpmc";
21162306a36Sopenharmony_ci				reg = <0x50000000 0x1000>;
21262306a36Sopenharmony_ci				#address-cells = <2>;
21362306a36Sopenharmony_ci				#size-cells = <1>;
21462306a36Sopenharmony_ci				interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
21562306a36Sopenharmony_ci				dmas = <&sdma 4>;
21662306a36Sopenharmony_ci				dma-names = "rxtx";
21762306a36Sopenharmony_ci				gpmc,num-cs = <8>;
21862306a36Sopenharmony_ci				gpmc,num-waitpins = <4>;
21962306a36Sopenharmony_ci				clock-names = "fck";
22062306a36Sopenharmony_ci				interrupt-controller;
22162306a36Sopenharmony_ci				#interrupt-cells = <2>;
22262306a36Sopenharmony_ci				gpio-controller;
22362306a36Sopenharmony_ci				#gpio-cells = <2>;
22462306a36Sopenharmony_ci			};
22562306a36Sopenharmony_ci		};
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci		target-module@55082000 {
22862306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
22962306a36Sopenharmony_ci			reg = <0x55082000 0x4>,
23062306a36Sopenharmony_ci			      <0x55082010 0x4>,
23162306a36Sopenharmony_ci			      <0x55082014 0x4>;
23262306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
23362306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
23462306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
23562306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
23662306a36Sopenharmony_ci			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
23762306a36Sopenharmony_ci					 SYSC_OMAP2_SOFTRESET |
23862306a36Sopenharmony_ci					 SYSC_OMAP2_AUTOIDLE)>;
23962306a36Sopenharmony_ci			clocks = <&ipu_clkctrl OMAP5_MMU_IPU_CLKCTRL 0>;
24062306a36Sopenharmony_ci			clock-names = "fck";
24162306a36Sopenharmony_ci			resets = <&prm_core 2>;
24262306a36Sopenharmony_ci			reset-names = "rstctrl";
24362306a36Sopenharmony_ci			ranges = <0x0 0x55082000 0x100>;
24462306a36Sopenharmony_ci			#size-cells = <1>;
24562306a36Sopenharmony_ci			#address-cells = <1>;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci			mmu_ipu: mmu@0 {
24862306a36Sopenharmony_ci				compatible = "ti,omap4-iommu";
24962306a36Sopenharmony_ci				reg = <0x0 0x100>;
25062306a36Sopenharmony_ci				interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
25162306a36Sopenharmony_ci				#iommu-cells = <0>;
25262306a36Sopenharmony_ci				ti,iommu-bus-err-back;
25362306a36Sopenharmony_ci			};
25462306a36Sopenharmony_ci		};
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci		dsp: dsp {
25762306a36Sopenharmony_ci			compatible = "ti,omap5-dsp";
25862306a36Sopenharmony_ci			ti,bootreg = <&scm_conf 0x304 0>;
25962306a36Sopenharmony_ci			iommus = <&mmu_dsp>;
26062306a36Sopenharmony_ci			resets = <&prm_dsp 0>;
26162306a36Sopenharmony_ci			clocks = <&dsp_clkctrl OMAP5_MMU_DSP_CLKCTRL 0>;
26262306a36Sopenharmony_ci			firmware-name = "omap5-dsp-fw.xe64T";
26362306a36Sopenharmony_ci			mboxes = <&mailbox &mbox_dsp>;
26462306a36Sopenharmony_ci			status = "disabled";
26562306a36Sopenharmony_ci		};
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci		ipu: ipu@55020000 {
26862306a36Sopenharmony_ci			compatible = "ti,omap5-ipu";
26962306a36Sopenharmony_ci			reg = <0x55020000 0x10000>;
27062306a36Sopenharmony_ci			reg-names = "l2ram";
27162306a36Sopenharmony_ci			iommus = <&mmu_ipu>;
27262306a36Sopenharmony_ci			resets = <&prm_core 0>, <&prm_core 1>;
27362306a36Sopenharmony_ci			clocks = <&ipu_clkctrl OMAP5_MMU_IPU_CLKCTRL 0>;
27462306a36Sopenharmony_ci			firmware-name = "omap5-ipu-fw.xem4";
27562306a36Sopenharmony_ci			mboxes = <&mailbox &mbox_ipu>;
27662306a36Sopenharmony_ci			status = "disabled";
27762306a36Sopenharmony_ci		};
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci		target-module@4e000000 {
28062306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
28162306a36Sopenharmony_ci			reg = <0x4e000000 0x4>,
28262306a36Sopenharmony_ci			      <0x4e000010 0x4>;
28362306a36Sopenharmony_ci			reg-names = "rev", "sysc";
28462306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
28562306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
28662306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
28762306a36Sopenharmony_ci			ranges = <0x0 0x4e000000 0x2000000>;
28862306a36Sopenharmony_ci			#size-cells = <1>;
28962306a36Sopenharmony_ci			#address-cells = <1>;
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci			dmm@0 {
29262306a36Sopenharmony_ci				compatible = "ti,omap5-dmm";
29362306a36Sopenharmony_ci				reg = <0 0x800>;
29462306a36Sopenharmony_ci				interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
29562306a36Sopenharmony_ci			};
29662306a36Sopenharmony_ci		};
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci		target-module@4c000000 {
29962306a36Sopenharmony_ci			compatible = "ti,sysc-omap4-simple", "ti,sysc";
30062306a36Sopenharmony_ci			reg = <0x4c000000 0x4>;
30162306a36Sopenharmony_ci			reg-names = "rev";
30262306a36Sopenharmony_ci			clocks = <&emif_clkctrl OMAP5_EMIF1_CLKCTRL 0>;
30362306a36Sopenharmony_ci			clock-names = "fck";
30462306a36Sopenharmony_ci			ti,no-idle;
30562306a36Sopenharmony_ci			#address-cells = <1>;
30662306a36Sopenharmony_ci			#size-cells = <1>;
30762306a36Sopenharmony_ci			ranges = <0x0 0x4c000000 0x1000000>;
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci			emif1: emif@0 {
31062306a36Sopenharmony_ci				compatible = "ti,emif-4d5";
31162306a36Sopenharmony_ci				reg = <0 0x400>;
31262306a36Sopenharmony_ci				interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
31362306a36Sopenharmony_ci				phy-type = <2>; /* DDR PHY type: Intelli PHY */
31462306a36Sopenharmony_ci				hw-caps-read-idle-ctrl;
31562306a36Sopenharmony_ci				hw-caps-ll-interface;
31662306a36Sopenharmony_ci				hw-caps-temp-alert;
31762306a36Sopenharmony_ci			};
31862306a36Sopenharmony_ci		};
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_ci		target-module@4d000000 {
32162306a36Sopenharmony_ci			compatible = "ti,sysc-omap4-simple", "ti,sysc";
32262306a36Sopenharmony_ci			reg = <0x4d000000 0x4>;
32362306a36Sopenharmony_ci			reg-names = "rev";
32462306a36Sopenharmony_ci			clocks = <&emif_clkctrl OMAP5_EMIF2_CLKCTRL 0>;
32562306a36Sopenharmony_ci			clock-names = "fck";
32662306a36Sopenharmony_ci			ti,no-idle;
32762306a36Sopenharmony_ci			#address-cells = <1>;
32862306a36Sopenharmony_ci			#size-cells = <1>;
32962306a36Sopenharmony_ci			ranges = <0x0 0x4d000000 0x1000000>;
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci			emif2: emif@0 {
33262306a36Sopenharmony_ci				compatible = "ti,emif-4d5";
33362306a36Sopenharmony_ci				reg = <0 0x400>;
33462306a36Sopenharmony_ci				interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
33562306a36Sopenharmony_ci				phy-type = <2>; /* DDR PHY type: Intelli PHY */
33662306a36Sopenharmony_ci				hw-caps-read-idle-ctrl;
33762306a36Sopenharmony_ci				hw-caps-ll-interface;
33862306a36Sopenharmony_ci				hw-caps-temp-alert;
33962306a36Sopenharmony_ci			};
34062306a36Sopenharmony_ci		};
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_ci		aes1_target: target-module@4b501000 {
34362306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
34462306a36Sopenharmony_ci			reg = <0x4b501080 0x4>,
34562306a36Sopenharmony_ci			      <0x4b501084 0x4>,
34662306a36Sopenharmony_ci			      <0x4b501088 0x4>;
34762306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
34862306a36Sopenharmony_ci			ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
34962306a36Sopenharmony_ci					 SYSC_OMAP2_AUTOIDLE)>;
35062306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
35162306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
35262306a36Sopenharmony_ci					<SYSC_IDLE_SMART>,
35362306a36Sopenharmony_ci					<SYSC_IDLE_SMART_WKUP>;
35462306a36Sopenharmony_ci			ti,syss-mask = <1>;
35562306a36Sopenharmony_ci			/* Domains (P, C): l4per_pwrdm, l4sec_clkdm */
35662306a36Sopenharmony_ci			clocks = <&l4sec_clkctrl OMAP5_AES1_CLKCTRL 0>;
35762306a36Sopenharmony_ci			clock-names = "fck";
35862306a36Sopenharmony_ci			#address-cells = <1>;
35962306a36Sopenharmony_ci			#size-cells = <1>;
36062306a36Sopenharmony_ci			ranges = <0x0 0x4b501000 0x1000>;
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci			aes1: aes@0 {
36362306a36Sopenharmony_ci				compatible = "ti,omap4-aes";
36462306a36Sopenharmony_ci				reg = <0 0xa0>;
36562306a36Sopenharmony_ci				interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
36662306a36Sopenharmony_ci				dmas = <&sdma 111>, <&sdma 110>;
36762306a36Sopenharmony_ci				dma-names = "tx", "rx";
36862306a36Sopenharmony_ci			};
36962306a36Sopenharmony_ci		};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci		aes2_target: target-module@4b701000 {
37262306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
37362306a36Sopenharmony_ci			reg = <0x4b701080 0x4>,
37462306a36Sopenharmony_ci			      <0x4b701084 0x4>,
37562306a36Sopenharmony_ci			      <0x4b701088 0x4>;
37662306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
37762306a36Sopenharmony_ci			ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
37862306a36Sopenharmony_ci					 SYSC_OMAP2_AUTOIDLE)>;
37962306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
38062306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
38162306a36Sopenharmony_ci					<SYSC_IDLE_SMART>,
38262306a36Sopenharmony_ci					<SYSC_IDLE_SMART_WKUP>;
38362306a36Sopenharmony_ci			ti,syss-mask = <1>;
38462306a36Sopenharmony_ci			/* Domains (P, C): l4per_pwrdm, l4sec_clkdm */
38562306a36Sopenharmony_ci			clocks = <&l4sec_clkctrl OMAP5_AES2_CLKCTRL 0>;
38662306a36Sopenharmony_ci			clock-names = "fck";
38762306a36Sopenharmony_ci			#address-cells = <1>;
38862306a36Sopenharmony_ci			#size-cells = <1>;
38962306a36Sopenharmony_ci			ranges = <0x0 0x4b701000 0x1000>;
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci			aes2: aes@0 {
39262306a36Sopenharmony_ci				compatible = "ti,omap4-aes";
39362306a36Sopenharmony_ci				reg = <0 0xa0>;
39462306a36Sopenharmony_ci				interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
39562306a36Sopenharmony_ci				dmas = <&sdma 114>, <&sdma 113>;
39662306a36Sopenharmony_ci				dma-names = "tx", "rx";
39762306a36Sopenharmony_ci			};
39862306a36Sopenharmony_ci		};
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci		sham_target: target-module@4b100000 {
40162306a36Sopenharmony_ci			compatible = "ti,sysc-omap3-sham", "ti,sysc";
40262306a36Sopenharmony_ci			reg = <0x4b100100 0x4>,
40362306a36Sopenharmony_ci			      <0x4b100110 0x4>,
40462306a36Sopenharmony_ci			      <0x4b100114 0x4>;
40562306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
40662306a36Sopenharmony_ci			ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
40762306a36Sopenharmony_ci					 SYSC_OMAP2_AUTOIDLE)>;
40862306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
40962306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
41062306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
41162306a36Sopenharmony_ci			ti,syss-mask = <1>;
41262306a36Sopenharmony_ci			/* Domains (P, C): l4per_pwrdm, l4sec_clkdm */
41362306a36Sopenharmony_ci			clocks = <&l4sec_clkctrl OMAP5_SHA2MD5_CLKCTRL 0>;
41462306a36Sopenharmony_ci			clock-names = "fck";
41562306a36Sopenharmony_ci			#address-cells = <1>;
41662306a36Sopenharmony_ci			#size-cells = <1>;
41762306a36Sopenharmony_ci			ranges = <0x0 0x4b100000 0x1000>;
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci			sham: sham@0 {
42062306a36Sopenharmony_ci				compatible = "ti,omap4-sham";
42162306a36Sopenharmony_ci				reg = <0 0x300>;
42262306a36Sopenharmony_ci				interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
42362306a36Sopenharmony_ci				dmas = <&sdma 119>;
42462306a36Sopenharmony_ci				dma-names = "rx";
42562306a36Sopenharmony_ci			};
42662306a36Sopenharmony_ci		};
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci		bandgap: bandgap@4a0021e0 {
42962306a36Sopenharmony_ci			reg = <0x4a0021e0 0xc
43062306a36Sopenharmony_ci			       0x4a00232c 0xc
43162306a36Sopenharmony_ci			       0x4a002380 0x2c
43262306a36Sopenharmony_ci			       0x4a0023C0 0x3c>;
43362306a36Sopenharmony_ci			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
43462306a36Sopenharmony_ci			compatible = "ti,omap5430-bandgap";
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_ci			#thermal-sensor-cells = <1>;
43762306a36Sopenharmony_ci		};
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci		target-module@56000000 {
44062306a36Sopenharmony_ci			compatible = "ti,sysc-omap4", "ti,sysc";
44162306a36Sopenharmony_ci			reg = <0x5600fe00 0x4>,
44262306a36Sopenharmony_ci			      <0x5600fe10 0x4>;
44362306a36Sopenharmony_ci			reg-names = "rev", "sysc";
44462306a36Sopenharmony_ci			ti,sysc-midle = <SYSC_IDLE_FORCE>,
44562306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
44662306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
44762306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
44862306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
44962306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
45062306a36Sopenharmony_ci			clocks = <&gpu_clkctrl OMAP5_GPU_CLKCTRL 0>;
45162306a36Sopenharmony_ci			clock-names = "fck";
45262306a36Sopenharmony_ci			#address-cells = <1>;
45362306a36Sopenharmony_ci			#size-cells = <1>;
45462306a36Sopenharmony_ci			ranges = <0 0x56000000 0x2000000>;
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_ci			/*
45762306a36Sopenharmony_ci			 * Closed source PowerVR driver, no child device
45862306a36Sopenharmony_ci			 * binding or driver in mainline
45962306a36Sopenharmony_ci			 */
46062306a36Sopenharmony_ci		};
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_ci		target-module@58000000 {
46362306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
46462306a36Sopenharmony_ci			reg = <0x58000000 4>,
46562306a36Sopenharmony_ci			      <0x58000014 4>;
46662306a36Sopenharmony_ci			reg-names = "rev", "syss";
46762306a36Sopenharmony_ci			ti,syss-mask = <1>;
46862306a36Sopenharmony_ci			power-domains = <&prm_dss>;
46962306a36Sopenharmony_ci			clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 0>,
47062306a36Sopenharmony_ci				 <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 9>,
47162306a36Sopenharmony_ci				 <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 10>,
47262306a36Sopenharmony_ci				 <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 11>;
47362306a36Sopenharmony_ci			clock-names = "fck", "hdmi_clk", "sys_clk", "tv_clk";
47462306a36Sopenharmony_ci			#address-cells = <1>;
47562306a36Sopenharmony_ci			#size-cells = <1>;
47662306a36Sopenharmony_ci			ranges = <0 0x58000000 0x1000000>;
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci			dss: dss@0 {
47962306a36Sopenharmony_ci				compatible = "ti,omap5-dss";
48062306a36Sopenharmony_ci				reg = <0 0x80>;
48162306a36Sopenharmony_ci				status = "disabled";
48262306a36Sopenharmony_ci				clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>;
48362306a36Sopenharmony_ci				clock-names = "fck";
48462306a36Sopenharmony_ci				#address-cells = <1>;
48562306a36Sopenharmony_ci				#size-cells = <1>;
48662306a36Sopenharmony_ci				ranges = <0 0 0x1000000>;
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_ci				target-module@1000 {
48962306a36Sopenharmony_ci					compatible = "ti,sysc-omap2", "ti,sysc";
49062306a36Sopenharmony_ci					reg = <0x1000 0x4>,
49162306a36Sopenharmony_ci					      <0x1010 0x4>,
49262306a36Sopenharmony_ci					      <0x1014 0x4>;
49362306a36Sopenharmony_ci					reg-names = "rev", "sysc", "syss";
49462306a36Sopenharmony_ci					ti,sysc-sidle = <SYSC_IDLE_FORCE>,
49562306a36Sopenharmony_ci							<SYSC_IDLE_NO>,
49662306a36Sopenharmony_ci							<SYSC_IDLE_SMART>;
49762306a36Sopenharmony_ci					ti,sysc-midle = <SYSC_IDLE_FORCE>,
49862306a36Sopenharmony_ci							<SYSC_IDLE_NO>,
49962306a36Sopenharmony_ci							<SYSC_IDLE_SMART>;
50062306a36Sopenharmony_ci					ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
50162306a36Sopenharmony_ci							 SYSC_OMAP2_ENAWAKEUP |
50262306a36Sopenharmony_ci							 SYSC_OMAP2_SOFTRESET |
50362306a36Sopenharmony_ci							 SYSC_OMAP2_AUTOIDLE)>;
50462306a36Sopenharmony_ci					ti,syss-mask = <1>;
50562306a36Sopenharmony_ci					clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>;
50662306a36Sopenharmony_ci					clock-names = "fck";
50762306a36Sopenharmony_ci					#address-cells = <1>;
50862306a36Sopenharmony_ci					#size-cells = <1>;
50962306a36Sopenharmony_ci					ranges = <0 0x1000 0x1000>;
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci					dispc@0 {
51262306a36Sopenharmony_ci						compatible = "ti,omap5-dispc";
51362306a36Sopenharmony_ci						reg = <0 0x1000>;
51462306a36Sopenharmony_ci						interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
51562306a36Sopenharmony_ci						clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>;
51662306a36Sopenharmony_ci						clock-names = "fck";
51762306a36Sopenharmony_ci					};
51862306a36Sopenharmony_ci				};
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_ci				target-module@2000 {
52162306a36Sopenharmony_ci					compatible = "ti,sysc-omap2", "ti,sysc";
52262306a36Sopenharmony_ci					reg = <0x2000 0x4>,
52362306a36Sopenharmony_ci					      <0x2010 0x4>,
52462306a36Sopenharmony_ci					      <0x2014 0x4>;
52562306a36Sopenharmony_ci					reg-names = "rev", "sysc", "syss";
52662306a36Sopenharmony_ci					ti,sysc-sidle = <SYSC_IDLE_FORCE>,
52762306a36Sopenharmony_ci							<SYSC_IDLE_NO>,
52862306a36Sopenharmony_ci							<SYSC_IDLE_SMART>;
52962306a36Sopenharmony_ci					ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
53062306a36Sopenharmony_ci							 SYSC_OMAP2_AUTOIDLE)>;
53162306a36Sopenharmony_ci					ti,syss-mask = <1>;
53262306a36Sopenharmony_ci					clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>;
53362306a36Sopenharmony_ci					clock-names = "fck";
53462306a36Sopenharmony_ci					#address-cells = <1>;
53562306a36Sopenharmony_ci					#size-cells = <1>;
53662306a36Sopenharmony_ci					ranges = <0 0x2000 0x1000>;
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_ci					rfbi: encoder@0  {
53962306a36Sopenharmony_ci						compatible = "ti,omap5-rfbi";
54062306a36Sopenharmony_ci						reg = <0 0x100>;
54162306a36Sopenharmony_ci						status = "disabled";
54262306a36Sopenharmony_ci						clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>, <&l3_iclk_div>;
54362306a36Sopenharmony_ci						clock-names = "fck", "ick";
54462306a36Sopenharmony_ci					};
54562306a36Sopenharmony_ci				};
54662306a36Sopenharmony_ci
54762306a36Sopenharmony_ci				target-module@4000 {
54862306a36Sopenharmony_ci					compatible = "ti,sysc-omap2", "ti,sysc";
54962306a36Sopenharmony_ci					reg = <0x4000 0x4>,
55062306a36Sopenharmony_ci					      <0x4010 0x4>,
55162306a36Sopenharmony_ci					      <0x4014 0x4>;
55262306a36Sopenharmony_ci					reg-names = "rev", "sysc", "syss";
55362306a36Sopenharmony_ci					ti,sysc-sidle = <SYSC_IDLE_FORCE>,
55462306a36Sopenharmony_ci							<SYSC_IDLE_NO>,
55562306a36Sopenharmony_ci							<SYSC_IDLE_SMART>;
55662306a36Sopenharmony_ci					ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
55762306a36Sopenharmony_ci							 SYSC_OMAP2_ENAWAKEUP |
55862306a36Sopenharmony_ci							 SYSC_OMAP2_SOFTRESET |
55962306a36Sopenharmony_ci							 SYSC_OMAP2_AUTOIDLE)>;
56062306a36Sopenharmony_ci					ti,syss-mask = <1>;
56162306a36Sopenharmony_ci					#address-cells = <1>;
56262306a36Sopenharmony_ci					#size-cells = <1>;
56362306a36Sopenharmony_ci					ranges = <0 0x4000 0x1000>;
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci					dsi1: encoder@0 {
56662306a36Sopenharmony_ci						compatible = "ti,omap5-dsi";
56762306a36Sopenharmony_ci						reg = <0 0x200>,
56862306a36Sopenharmony_ci						      <0x200 0x40>,
56962306a36Sopenharmony_ci						      <0x300 0x40>;
57062306a36Sopenharmony_ci						reg-names = "proto", "phy", "pll";
57162306a36Sopenharmony_ci						interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
57262306a36Sopenharmony_ci						status = "disabled";
57362306a36Sopenharmony_ci						clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>,
57462306a36Sopenharmony_ci							 <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 10>;
57562306a36Sopenharmony_ci						clock-names = "fck", "sys_clk";
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_ci						#address-cells = <1>;
57862306a36Sopenharmony_ci						#size-cells = <0>;
57962306a36Sopenharmony_ci					};
58062306a36Sopenharmony_ci				};
58162306a36Sopenharmony_ci
58262306a36Sopenharmony_ci				target-module@9000 {
58362306a36Sopenharmony_ci					compatible = "ti,sysc-omap2", "ti,sysc";
58462306a36Sopenharmony_ci					reg = <0x9000 0x4>,
58562306a36Sopenharmony_ci					      <0x9010 0x4>,
58662306a36Sopenharmony_ci					      <0x9014 0x4>;
58762306a36Sopenharmony_ci					reg-names = "rev", "sysc", "syss";
58862306a36Sopenharmony_ci					ti,sysc-sidle = <SYSC_IDLE_FORCE>,
58962306a36Sopenharmony_ci							<SYSC_IDLE_NO>,
59062306a36Sopenharmony_ci							<SYSC_IDLE_SMART>;
59162306a36Sopenharmony_ci					ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
59262306a36Sopenharmony_ci							 SYSC_OMAP2_ENAWAKEUP |
59362306a36Sopenharmony_ci							 SYSC_OMAP2_SOFTRESET |
59462306a36Sopenharmony_ci							 SYSC_OMAP2_AUTOIDLE)>;
59562306a36Sopenharmony_ci					ti,syss-mask = <1>;
59662306a36Sopenharmony_ci					#address-cells = <1>;
59762306a36Sopenharmony_ci					#size-cells = <1>;
59862306a36Sopenharmony_ci					ranges = <0 0x9000 0x1000>;
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci					dsi2: encoder@0 {
60162306a36Sopenharmony_ci						compatible = "ti,omap5-dsi";
60262306a36Sopenharmony_ci						reg = <0 0x200>,
60362306a36Sopenharmony_ci						      <0x200 0x40>,
60462306a36Sopenharmony_ci						      <0x300 0x40>;
60562306a36Sopenharmony_ci						reg-names = "proto", "phy", "pll";
60662306a36Sopenharmony_ci						interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
60762306a36Sopenharmony_ci						status = "disabled";
60862306a36Sopenharmony_ci						clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>,
60962306a36Sopenharmony_ci							 <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 10>;
61062306a36Sopenharmony_ci						clock-names = "fck", "sys_clk";
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ci						#address-cells = <1>;
61362306a36Sopenharmony_ci						#size-cells = <0>;
61462306a36Sopenharmony_ci					};
61562306a36Sopenharmony_ci				};
61662306a36Sopenharmony_ci
61762306a36Sopenharmony_ci				target-module@40000 {
61862306a36Sopenharmony_ci					compatible = "ti,sysc-omap4", "ti,sysc";
61962306a36Sopenharmony_ci					reg = <0x40000 0x4>,
62062306a36Sopenharmony_ci					      <0x40010 0x4>;
62162306a36Sopenharmony_ci					reg-names = "rev", "sysc";
62262306a36Sopenharmony_ci					ti,sysc-sidle = <SYSC_IDLE_FORCE>,
62362306a36Sopenharmony_ci							<SYSC_IDLE_NO>,
62462306a36Sopenharmony_ci							<SYSC_IDLE_SMART>,
62562306a36Sopenharmony_ci							<SYSC_IDLE_SMART_WKUP>;
62662306a36Sopenharmony_ci					ti,sysc-mask = <(SYSC_OMAP4_SOFTRESET)>;
62762306a36Sopenharmony_ci					clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 9>,
62862306a36Sopenharmony_ci						 <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>;
62962306a36Sopenharmony_ci					clock-names = "fck", "dss_clk";
63062306a36Sopenharmony_ci					#address-cells = <1>;
63162306a36Sopenharmony_ci					#size-cells = <1>;
63262306a36Sopenharmony_ci					ranges = <0 0x40000 0x40000>;
63362306a36Sopenharmony_ci
63462306a36Sopenharmony_ci					hdmi: encoder@0 {
63562306a36Sopenharmony_ci						compatible = "ti,omap5-hdmi";
63662306a36Sopenharmony_ci						reg = <0 0x200>,
63762306a36Sopenharmony_ci						      <0x200 0x80>,
63862306a36Sopenharmony_ci						      <0x300 0x80>,
63962306a36Sopenharmony_ci						      <0x20000 0x19000>;
64062306a36Sopenharmony_ci						reg-names = "wp", "pll", "phy", "core";
64162306a36Sopenharmony_ci						interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
64262306a36Sopenharmony_ci						status = "disabled";
64362306a36Sopenharmony_ci						clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 9>,
64462306a36Sopenharmony_ci							 <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 10>;
64562306a36Sopenharmony_ci						clock-names = "fck", "sys_clk";
64662306a36Sopenharmony_ci						dmas = <&sdma 76>;
64762306a36Sopenharmony_ci						dma-names = "audio_tx";
64862306a36Sopenharmony_ci					};
64962306a36Sopenharmony_ci				};
65062306a36Sopenharmony_ci			};
65162306a36Sopenharmony_ci		};
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_ci		abb_mpu: regulator-abb-mpu {
65462306a36Sopenharmony_ci			compatible = "ti,abb-v2";
65562306a36Sopenharmony_ci			regulator-name = "abb_mpu";
65662306a36Sopenharmony_ci			#address-cells = <0>;
65762306a36Sopenharmony_ci			#size-cells = <0>;
65862306a36Sopenharmony_ci			clocks = <&sys_clkin>;
65962306a36Sopenharmony_ci			ti,settling-time = <50>;
66062306a36Sopenharmony_ci			ti,clock-cycles = <16>;
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_ci			reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
66362306a36Sopenharmony_ci			      <0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
66462306a36Sopenharmony_ci			reg-names = "base-address", "int-address",
66562306a36Sopenharmony_ci				    "efuse-address", "ldo-address";
66662306a36Sopenharmony_ci			ti,tranxdone-status-mask = <0x80>;
66762306a36Sopenharmony_ci			/* LDOVBBMPU_MUX_CTRL */
66862306a36Sopenharmony_ci			ti,ldovbb-override-mask = <0x400>;
66962306a36Sopenharmony_ci			/* LDOVBBMPU_VSET_OUT */
67062306a36Sopenharmony_ci			ti,ldovbb-vset-mask = <0x1F>;
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_ci			/*
67362306a36Sopenharmony_ci			 * NOTE: only FBB mode used but actual vset will
67462306a36Sopenharmony_ci			 * determine final biasing
67562306a36Sopenharmony_ci			 */
67662306a36Sopenharmony_ci			ti,abb_info = <
67762306a36Sopenharmony_ci			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
67862306a36Sopenharmony_ci			1060000		0	0x0	0 0x02000000 0x01F00000
67962306a36Sopenharmony_ci			1250000		0	0x4	0 0x02000000 0x01F00000
68062306a36Sopenharmony_ci			>;
68162306a36Sopenharmony_ci		};
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci		abb_mm: regulator-abb-mm {
68462306a36Sopenharmony_ci			compatible = "ti,abb-v2";
68562306a36Sopenharmony_ci			regulator-name = "abb_mm";
68662306a36Sopenharmony_ci			#address-cells = <0>;
68762306a36Sopenharmony_ci			#size-cells = <0>;
68862306a36Sopenharmony_ci			clocks = <&sys_clkin>;
68962306a36Sopenharmony_ci			ti,settling-time = <50>;
69062306a36Sopenharmony_ci			ti,clock-cycles = <16>;
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_ci			reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
69362306a36Sopenharmony_ci			      <0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
69462306a36Sopenharmony_ci			reg-names = "base-address", "int-address",
69562306a36Sopenharmony_ci				    "efuse-address", "ldo-address";
69662306a36Sopenharmony_ci			ti,tranxdone-status-mask = <0x80000000>;
69762306a36Sopenharmony_ci			/* LDOVBBMM_MUX_CTRL */
69862306a36Sopenharmony_ci			ti,ldovbb-override-mask = <0x400>;
69962306a36Sopenharmony_ci			/* LDOVBBMM_VSET_OUT */
70062306a36Sopenharmony_ci			ti,ldovbb-vset-mask = <0x1F>;
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_ci			/*
70362306a36Sopenharmony_ci			 * NOTE: only FBB mode used but actual vset will
70462306a36Sopenharmony_ci			 * determine final biasing
70562306a36Sopenharmony_ci			 */
70662306a36Sopenharmony_ci			ti,abb_info = <
70762306a36Sopenharmony_ci			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
70862306a36Sopenharmony_ci			1025000		0	0x0	0 0x02000000 0x01F00000
70962306a36Sopenharmony_ci			1120000		0	0x4	0 0x02000000 0x01F00000
71062306a36Sopenharmony_ci			>;
71162306a36Sopenharmony_ci		};
71262306a36Sopenharmony_ci	};
71362306a36Sopenharmony_ci};
71462306a36Sopenharmony_ci
71562306a36Sopenharmony_ci&cpu_thermal {
71662306a36Sopenharmony_ci	polling-delay = <500>; /* milliseconds */
71762306a36Sopenharmony_ci	coefficients = <65 (-1791)>;
71862306a36Sopenharmony_ci};
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_ci#include "omap5-l4.dtsi"
72162306a36Sopenharmony_ci#include "omap54xx-clocks.dtsi"
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_ci&gpu_thermal {
72462306a36Sopenharmony_ci	coefficients = <117 (-2992)>;
72562306a36Sopenharmony_ci};
72662306a36Sopenharmony_ci
72762306a36Sopenharmony_ci&core_thermal {
72862306a36Sopenharmony_ci	coefficients = <0 2000>;
72962306a36Sopenharmony_ci};
73062306a36Sopenharmony_ci
73162306a36Sopenharmony_ci#include "omap5-l4-abe.dtsi"
73262306a36Sopenharmony_ci#include "omap54xx-clocks.dtsi"
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_ci&prm {
73562306a36Sopenharmony_ci	prm_mpu: prm@300 {
73662306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
73762306a36Sopenharmony_ci		reg = <0x300 0x100>;
73862306a36Sopenharmony_ci		#power-domain-cells = <0>;
73962306a36Sopenharmony_ci	};
74062306a36Sopenharmony_ci
74162306a36Sopenharmony_ci	prm_dsp: prm@400 {
74262306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
74362306a36Sopenharmony_ci		reg = <0x400 0x100>;
74462306a36Sopenharmony_ci		#reset-cells = <1>;
74562306a36Sopenharmony_ci		#power-domain-cells = <0>;
74662306a36Sopenharmony_ci	};
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_ci	prm_abe: prm@500 {
74962306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
75062306a36Sopenharmony_ci		reg = <0x500 0x100>;
75162306a36Sopenharmony_ci		#power-domain-cells = <0>;
75262306a36Sopenharmony_ci	};
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_ci	prm_coreaon: prm@600 {
75562306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
75662306a36Sopenharmony_ci		reg = <0x600 0x100>;
75762306a36Sopenharmony_ci		#power-domain-cells = <0>;
75862306a36Sopenharmony_ci	};
75962306a36Sopenharmony_ci
76062306a36Sopenharmony_ci	prm_core: prm@700 {
76162306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
76262306a36Sopenharmony_ci		reg = <0x700 0x100>;
76362306a36Sopenharmony_ci		#reset-cells = <1>;
76462306a36Sopenharmony_ci		#power-domain-cells = <0>;
76562306a36Sopenharmony_ci	};
76662306a36Sopenharmony_ci
76762306a36Sopenharmony_ci	prm_iva: prm@1200 {
76862306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
76962306a36Sopenharmony_ci		reg = <0x1200 0x100>;
77062306a36Sopenharmony_ci		#reset-cells = <1>;
77162306a36Sopenharmony_ci		#power-domain-cells = <0>;
77262306a36Sopenharmony_ci	};
77362306a36Sopenharmony_ci
77462306a36Sopenharmony_ci	prm_cam: prm@1300 {
77562306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
77662306a36Sopenharmony_ci		reg = <0x1300 0x100>;
77762306a36Sopenharmony_ci		#power-domain-cells = <0>;
77862306a36Sopenharmony_ci	};
77962306a36Sopenharmony_ci
78062306a36Sopenharmony_ci	prm_dss: prm@1400 {
78162306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
78262306a36Sopenharmony_ci		reg = <0x1400 0x100>;
78362306a36Sopenharmony_ci		#power-domain-cells = <0>;
78462306a36Sopenharmony_ci	};
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_ci	prm_gpu: prm@1500 {
78762306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
78862306a36Sopenharmony_ci		reg = <0x1500 0x100>;
78962306a36Sopenharmony_ci		#power-domain-cells = <0>;
79062306a36Sopenharmony_ci	};
79162306a36Sopenharmony_ci
79262306a36Sopenharmony_ci	prm_l3init: prm@1600 {
79362306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
79462306a36Sopenharmony_ci		reg = <0x1600 0x100>;
79562306a36Sopenharmony_ci		#power-domain-cells = <0>;
79662306a36Sopenharmony_ci	};
79762306a36Sopenharmony_ci
79862306a36Sopenharmony_ci	prm_custefuse: prm@1700 {
79962306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
80062306a36Sopenharmony_ci		reg = <0x1700 0x100>;
80162306a36Sopenharmony_ci		#power-domain-cells = <0>;
80262306a36Sopenharmony_ci	};
80362306a36Sopenharmony_ci
80462306a36Sopenharmony_ci	prm_wkupaon: prm@1800 {
80562306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
80662306a36Sopenharmony_ci		reg = <0x1800 0x100>;
80762306a36Sopenharmony_ci		#power-domain-cells = <0>;
80862306a36Sopenharmony_ci	};
80962306a36Sopenharmony_ci
81062306a36Sopenharmony_ci	prm_emu: prm@1a00 {
81162306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
81262306a36Sopenharmony_ci		reg = <0x1a00 0x100>;
81362306a36Sopenharmony_ci		#power-domain-cells = <0>;
81462306a36Sopenharmony_ci	};
81562306a36Sopenharmony_ci
81662306a36Sopenharmony_ci	prm_device: prm@1c00 {
81762306a36Sopenharmony_ci		compatible = "ti,omap5-prm-inst", "ti,omap-prm-inst";
81862306a36Sopenharmony_ci		reg = <0x1c00 0x100>;
81962306a36Sopenharmony_ci		#reset-cells = <1>;
82062306a36Sopenharmony_ci	};
82162306a36Sopenharmony_ci};
82262306a36Sopenharmony_ci
82362306a36Sopenharmony_ci/* Preferred always-on timer for clockevent */
82462306a36Sopenharmony_ci&timer1_target {
82562306a36Sopenharmony_ci	ti,no-reset-on-init;
82662306a36Sopenharmony_ci	ti,no-idle;
82762306a36Sopenharmony_ci	timer@0 {
82862306a36Sopenharmony_ci		assigned-clocks = <&wkupaon_clkctrl OMAP5_TIMER1_CLKCTRL 24>;
82962306a36Sopenharmony_ci		assigned-clock-parents = <&sys_32k_ck>;
83062306a36Sopenharmony_ci	};
83162306a36Sopenharmony_ci};
832