162306a36Sopenharmony_ci&l4_cfg { /* 0x4a000000 */ 262306a36Sopenharmony_ci compatible = "ti,omap5-l4-cfg", "simple-pm-bus"; 362306a36Sopenharmony_ci power-domains = <&prm_core>; 462306a36Sopenharmony_ci clocks = <&l4cfg_clkctrl OMAP5_L4_CFG_CLKCTRL 0>; 562306a36Sopenharmony_ci clock-names = "fck"; 662306a36Sopenharmony_ci reg = <0x4a000000 0x800>, 762306a36Sopenharmony_ci <0x4a000800 0x800>, 862306a36Sopenharmony_ci <0x4a001000 0x1000>; 962306a36Sopenharmony_ci reg-names = "ap", "la", "ia0"; 1062306a36Sopenharmony_ci #address-cells = <1>; 1162306a36Sopenharmony_ci #size-cells = <1>; 1262306a36Sopenharmony_ci ranges = <0x00000000 0x4a000000 0x080000>, /* segment 0 */ 1362306a36Sopenharmony_ci <0x00080000 0x4a080000 0x080000>, /* segment 1 */ 1462306a36Sopenharmony_ci <0x00100000 0x4a100000 0x080000>, /* segment 2 */ 1562306a36Sopenharmony_ci <0x00180000 0x4a180000 0x080000>, /* segment 3 */ 1662306a36Sopenharmony_ci <0x00200000 0x4a200000 0x080000>, /* segment 4 */ 1762306a36Sopenharmony_ci <0x00280000 0x4a280000 0x080000>, /* segment 5 */ 1862306a36Sopenharmony_ci <0x00300000 0x4a300000 0x080000>; /* segment 6 */ 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci segment@0 { /* 0x4a000000 */ 2162306a36Sopenharmony_ci compatible = "simple-pm-bus"; 2262306a36Sopenharmony_ci #address-cells = <1>; 2362306a36Sopenharmony_ci #size-cells = <1>; 2462306a36Sopenharmony_ci ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 2562306a36Sopenharmony_ci <0x00001000 0x00001000 0x001000>, /* ap 1 */ 2662306a36Sopenharmony_ci <0x00000800 0x00000800 0x000800>, /* ap 2 */ 2762306a36Sopenharmony_ci <0x00002000 0x00002000 0x001000>, /* ap 3 */ 2862306a36Sopenharmony_ci <0x00003000 0x00003000 0x001000>, /* ap 4 */ 2962306a36Sopenharmony_ci <0x00004000 0x00004000 0x001000>, /* ap 5 */ 3062306a36Sopenharmony_ci <0x00005000 0x00005000 0x001000>, /* ap 6 */ 3162306a36Sopenharmony_ci <0x00056000 0x00056000 0x001000>, /* ap 7 */ 3262306a36Sopenharmony_ci <0x00057000 0x00057000 0x001000>, /* ap 8 */ 3362306a36Sopenharmony_ci <0x0005c000 0x0005c000 0x001000>, /* ap 9 */ 3462306a36Sopenharmony_ci <0x00058000 0x00058000 0x001000>, /* ap 10 */ 3562306a36Sopenharmony_ci <0x00062000 0x00062000 0x001000>, /* ap 11 */ 3662306a36Sopenharmony_ci <0x00063000 0x00063000 0x001000>, /* ap 12 */ 3762306a36Sopenharmony_ci <0x00008000 0x00008000 0x002000>, /* ap 21 */ 3862306a36Sopenharmony_ci <0x0000a000 0x0000a000 0x001000>, /* ap 22 */ 3962306a36Sopenharmony_ci <0x00066000 0x00066000 0x001000>, /* ap 23 */ 4062306a36Sopenharmony_ci <0x00067000 0x00067000 0x001000>, /* ap 24 */ 4162306a36Sopenharmony_ci <0x0005e000 0x0005e000 0x002000>, /* ap 69 */ 4262306a36Sopenharmony_ci <0x00060000 0x00060000 0x001000>, /* ap 70 */ 4362306a36Sopenharmony_ci <0x00064000 0x00064000 0x001000>, /* ap 71 */ 4462306a36Sopenharmony_ci <0x00065000 0x00065000 0x001000>, /* ap 72 */ 4562306a36Sopenharmony_ci <0x0005a000 0x0005a000 0x001000>, /* ap 77 */ 4662306a36Sopenharmony_ci <0x0005b000 0x0005b000 0x001000>, /* ap 78 */ 4762306a36Sopenharmony_ci <0x00070000 0x00070000 0x004000>, /* ap 79 */ 4862306a36Sopenharmony_ci <0x00074000 0x00074000 0x001000>, /* ap 80 */ 4962306a36Sopenharmony_ci <0x00075000 0x00075000 0x001000>, /* ap 81 */ 5062306a36Sopenharmony_ci <0x00076000 0x00076000 0x001000>, /* ap 82 */ 5162306a36Sopenharmony_ci <0x00020000 0x00020000 0x020000>, /* ap 109 */ 5262306a36Sopenharmony_ci <0x00040000 0x00040000 0x001000>, /* ap 110 */ 5362306a36Sopenharmony_ci <0x00059000 0x00059000 0x001000>; /* ap 111 */ 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci target-module@2000 { /* 0x4a002000, ap 3 44.0 */ 5662306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 5762306a36Sopenharmony_ci reg = <0x2000 0x4>; 5862306a36Sopenharmony_ci reg-names = "rev"; 5962306a36Sopenharmony_ci #address-cells = <1>; 6062306a36Sopenharmony_ci #size-cells = <1>; 6162306a36Sopenharmony_ci ranges = <0x0 0x2000 0x1000>; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci scm_core: scm@0 { 6462306a36Sopenharmony_ci compatible = "ti,omap5-scm-core", "simple-bus"; 6562306a36Sopenharmony_ci reg = <0x0 0x1000>; 6662306a36Sopenharmony_ci #address-cells = <1>; 6762306a36Sopenharmony_ci #size-cells = <1>; 6862306a36Sopenharmony_ci ranges = <0 0 0x800>; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci scm_conf: scm_conf@0 { 7162306a36Sopenharmony_ci compatible = "syscon"; 7262306a36Sopenharmony_ci reg = <0x0 0x800>; 7362306a36Sopenharmony_ci #address-cells = <1>; 7462306a36Sopenharmony_ci #size-cells = <1>; 7562306a36Sopenharmony_ci }; 7662306a36Sopenharmony_ci }; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci scm_padconf_core: scm@800 { 7962306a36Sopenharmony_ci compatible = "ti,omap5-scm-padconf-core", 8062306a36Sopenharmony_ci "simple-bus"; 8162306a36Sopenharmony_ci #address-cells = <1>; 8262306a36Sopenharmony_ci #size-cells = <1>; 8362306a36Sopenharmony_ci ranges = <0 0x800 0x800>; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci omap5_pmx_core: pinmux@40 { 8662306a36Sopenharmony_ci compatible = "ti,omap5-padconf", 8762306a36Sopenharmony_ci "pinctrl-single"; 8862306a36Sopenharmony_ci reg = <0x40 0x01b6>; 8962306a36Sopenharmony_ci #address-cells = <1>; 9062306a36Sopenharmony_ci #size-cells = <0>; 9162306a36Sopenharmony_ci #pinctrl-cells = <1>; 9262306a36Sopenharmony_ci #interrupt-cells = <1>; 9362306a36Sopenharmony_ci interrupt-controller; 9462306a36Sopenharmony_ci pinctrl-single,register-width = <16>; 9562306a36Sopenharmony_ci pinctrl-single,function-mask = <0x7fff>; 9662306a36Sopenharmony_ci }; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci omap5_padconf_global: omap5_padconf_global@5a0 { 9962306a36Sopenharmony_ci compatible = "syscon", 10062306a36Sopenharmony_ci "simple-bus"; 10162306a36Sopenharmony_ci reg = <0x5a0 0xec>; 10262306a36Sopenharmony_ci #address-cells = <1>; 10362306a36Sopenharmony_ci #size-cells = <1>; 10462306a36Sopenharmony_ci ranges = <0 0x5a0 0xec>; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci pbias_regulator: pbias_regulator@60 { 10762306a36Sopenharmony_ci compatible = "ti,pbias-omap5", "ti,pbias-omap"; 10862306a36Sopenharmony_ci reg = <0x60 0x4>; 10962306a36Sopenharmony_ci syscon = <&omap5_padconf_global>; 11062306a36Sopenharmony_ci pbias_mmc_reg: pbias_mmc_omap5 { 11162306a36Sopenharmony_ci regulator-name = "pbias_mmc_omap5"; 11262306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 11362306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 11462306a36Sopenharmony_ci }; 11562306a36Sopenharmony_ci }; 11662306a36Sopenharmony_ci }; 11762306a36Sopenharmony_ci }; 11862306a36Sopenharmony_ci }; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci target-module@4000 { /* 0x4a004000, ap 5 5c.0 */ 12162306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 12262306a36Sopenharmony_ci reg = <0x4000 0x4>; 12362306a36Sopenharmony_ci reg-names = "rev"; 12462306a36Sopenharmony_ci #address-cells = <1>; 12562306a36Sopenharmony_ci #size-cells = <1>; 12662306a36Sopenharmony_ci ranges = <0x0 0x4000 0x1000>; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci cm_core_aon: cm_core_aon@0 { 12962306a36Sopenharmony_ci compatible = "ti,omap5-cm-core-aon", 13062306a36Sopenharmony_ci "simple-bus"; 13162306a36Sopenharmony_ci reg = <0x0 0x2000>; 13262306a36Sopenharmony_ci #address-cells = <1>; 13362306a36Sopenharmony_ci #size-cells = <1>; 13462306a36Sopenharmony_ci ranges = <0 0 0x1000>; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci cm_core_aon_clocks: clocks { 13762306a36Sopenharmony_ci #address-cells = <1>; 13862306a36Sopenharmony_ci #size-cells = <0>; 13962306a36Sopenharmony_ci }; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci cm_core_aon_clockdomains: clockdomains { 14262306a36Sopenharmony_ci }; 14362306a36Sopenharmony_ci }; 14462306a36Sopenharmony_ci }; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci target-module@8000 { /* 0x4a008000, ap 21 4c.0 */ 14762306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 14862306a36Sopenharmony_ci reg = <0x8000 0x4>; 14962306a36Sopenharmony_ci reg-names = "rev"; 15062306a36Sopenharmony_ci #address-cells = <1>; 15162306a36Sopenharmony_ci #size-cells = <1>; 15262306a36Sopenharmony_ci ranges = <0x0 0x8000 0x2000>; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci cm_core: cm_core@0 { 15562306a36Sopenharmony_ci compatible = "ti,omap5-cm-core", "simple-bus"; 15662306a36Sopenharmony_ci reg = <0x0 0x2000>; 15762306a36Sopenharmony_ci #address-cells = <1>; 15862306a36Sopenharmony_ci #size-cells = <1>; 15962306a36Sopenharmony_ci ranges = <0 0 0x2000>; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci cm_core_clocks: clocks { 16262306a36Sopenharmony_ci #address-cells = <1>; 16362306a36Sopenharmony_ci #size-cells = <0>; 16462306a36Sopenharmony_ci }; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci cm_core_clockdomains: clockdomains { 16762306a36Sopenharmony_ci }; 16862306a36Sopenharmony_ci }; 16962306a36Sopenharmony_ci }; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci target-module@20000 { /* 0x4a020000, ap 109 08.0 */ 17262306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 17362306a36Sopenharmony_ci reg = <0x20000 0x4>, 17462306a36Sopenharmony_ci <0x20010 0x4>; 17562306a36Sopenharmony_ci reg-names = "rev", "sysc"; 17662306a36Sopenharmony_ci ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>; 17762306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 17862306a36Sopenharmony_ci <SYSC_IDLE_NO>, 17962306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 18062306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 18162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 18262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 18362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 18462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 18562306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 18662306a36Sopenharmony_ci clocks = <&l3init_clkctrl OMAP5_USB_OTG_SS_CLKCTRL 0>; 18762306a36Sopenharmony_ci clock-names = "fck"; 18862306a36Sopenharmony_ci #address-cells = <1>; 18962306a36Sopenharmony_ci #size-cells = <1>; 19062306a36Sopenharmony_ci ranges = <0x0 0x20000 0x20000>; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci usb3: omap_dwc3@0 { 19362306a36Sopenharmony_ci compatible = "ti,dwc3"; 19462306a36Sopenharmony_ci reg = <0x0 0x10000>; 19562306a36Sopenharmony_ci interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 19662306a36Sopenharmony_ci #address-cells = <1>; 19762306a36Sopenharmony_ci #size-cells = <1>; 19862306a36Sopenharmony_ci utmi-mode = <2>; 19962306a36Sopenharmony_ci ranges = <0 0 0x20000>; 20062306a36Sopenharmony_ci dwc3: usb@10000 { 20162306a36Sopenharmony_ci compatible = "snps,dwc3"; 20262306a36Sopenharmony_ci reg = <0x10000 0x10000>; 20362306a36Sopenharmony_ci interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, 20462306a36Sopenharmony_ci <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, 20562306a36Sopenharmony_ci <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 20662306a36Sopenharmony_ci interrupt-names = "peripheral", 20762306a36Sopenharmony_ci "host", 20862306a36Sopenharmony_ci "otg"; 20962306a36Sopenharmony_ci phys = <&usb2_phy>, <&usb3_phy>; 21062306a36Sopenharmony_ci phy-names = "usb2-phy", "usb3-phy"; 21162306a36Sopenharmony_ci dr_mode = "peripheral"; 21262306a36Sopenharmony_ci }; 21362306a36Sopenharmony_ci }; 21462306a36Sopenharmony_ci }; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci target-module@56000 { /* 0x4a056000, ap 7 02.0 */ 21762306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 21862306a36Sopenharmony_ci reg = <0x56000 0x4>, 21962306a36Sopenharmony_ci <0x5602c 0x4>, 22062306a36Sopenharmony_ci <0x56028 0x4>; 22162306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 22262306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 22362306a36Sopenharmony_ci SYSC_OMAP2_EMUFREE | 22462306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 22562306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 22662306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 22762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 22862306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 22962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 23062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 23162306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 23262306a36Sopenharmony_ci ti,syss-mask = <1>; 23362306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, dma_clkdm */ 23462306a36Sopenharmony_ci clocks = <&dma_clkctrl OMAP5_DMA_SYSTEM_CLKCTRL 0>; 23562306a36Sopenharmony_ci clock-names = "fck"; 23662306a36Sopenharmony_ci #address-cells = <1>; 23762306a36Sopenharmony_ci #size-cells = <1>; 23862306a36Sopenharmony_ci ranges = <0x0 0x56000 0x1000>; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci sdma: dma-controller@0 { 24162306a36Sopenharmony_ci compatible = "ti,omap4430-sdma", "ti,omap-sdma"; 24262306a36Sopenharmony_ci reg = <0x0 0x1000>; 24362306a36Sopenharmony_ci interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 24462306a36Sopenharmony_ci <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 24562306a36Sopenharmony_ci <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 24662306a36Sopenharmony_ci <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 24762306a36Sopenharmony_ci #dma-cells = <1>; 24862306a36Sopenharmony_ci dma-channels = <32>; 24962306a36Sopenharmony_ci dma-requests = <127>; 25062306a36Sopenharmony_ci }; 25162306a36Sopenharmony_ci }; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci target-module@58000 { /* 0x4a058000, ap 10 06.0 */ 25462306a36Sopenharmony_ci compatible = "ti,sysc"; 25562306a36Sopenharmony_ci status = "disabled"; 25662306a36Sopenharmony_ci #address-cells = <1>; 25762306a36Sopenharmony_ci #size-cells = <1>; 25862306a36Sopenharmony_ci ranges = <0x00000000 0x00058000 0x00001000>, 25962306a36Sopenharmony_ci <0x00001000 0x00059000 0x00001000>, 26062306a36Sopenharmony_ci <0x00002000 0x0005a000 0x00001000>, 26162306a36Sopenharmony_ci <0x00003000 0x0005b000 0x00001000>; 26262306a36Sopenharmony_ci }; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci target-module@5e000 { /* 0x4a05e000, ap 69 2a.0 */ 26562306a36Sopenharmony_ci compatible = "ti,sysc"; 26662306a36Sopenharmony_ci status = "disabled"; 26762306a36Sopenharmony_ci #address-cells = <1>; 26862306a36Sopenharmony_ci #size-cells = <1>; 26962306a36Sopenharmony_ci ranges = <0x0 0x5e000 0x2000>; 27062306a36Sopenharmony_ci }; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci target-module@62000 { /* 0x4a062000, ap 11 0e.0 */ 27362306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 27462306a36Sopenharmony_ci reg = <0x62000 0x4>, 27562306a36Sopenharmony_ci <0x62010 0x4>, 27662306a36Sopenharmony_ci <0x62014 0x4>; 27762306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 27862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 27962306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 28062306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 28162306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 28262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 28362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 28462306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 28562306a36Sopenharmony_ci ti,syss-mask = <1>; 28662306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 28762306a36Sopenharmony_ci clocks = <&l3init_clkctrl OMAP5_USB_TLL_HS_CLKCTRL 0>; 28862306a36Sopenharmony_ci clock-names = "fck"; 28962306a36Sopenharmony_ci #address-cells = <1>; 29062306a36Sopenharmony_ci #size-cells = <1>; 29162306a36Sopenharmony_ci ranges = <0x0 0x62000 0x1000>; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci usbhstll: usbhstll@0 { 29462306a36Sopenharmony_ci compatible = "ti,usbhs-tll"; 29562306a36Sopenharmony_ci reg = <0x0 0x1000>; 29662306a36Sopenharmony_ci interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 29762306a36Sopenharmony_ci }; 29862306a36Sopenharmony_ci }; 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci target-module@64000 { /* 0x4a064000, ap 71 1e.0 */ 30162306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 30262306a36Sopenharmony_ci reg = <0x64000 0x4>, 30362306a36Sopenharmony_ci <0x64010 0x4>; 30462306a36Sopenharmony_ci reg-names = "rev", "sysc"; 30562306a36Sopenharmony_ci ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 30662306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 30762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 30862306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 30962306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 31062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 31162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 31262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 31362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 31462306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 31562306a36Sopenharmony_ci clocks = <&l3init_clkctrl OMAP5_USB_HOST_HS_CLKCTRL 0>; 31662306a36Sopenharmony_ci clock-names = "fck"; 31762306a36Sopenharmony_ci #address-cells = <1>; 31862306a36Sopenharmony_ci #size-cells = <1>; 31962306a36Sopenharmony_ci ranges = <0x0 0x64000 0x1000>; 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci usbhshost: usbhshost@0 { 32262306a36Sopenharmony_ci compatible = "ti,usbhs-host"; 32362306a36Sopenharmony_ci reg = <0x0 0x800>; 32462306a36Sopenharmony_ci #address-cells = <1>; 32562306a36Sopenharmony_ci #size-cells = <1>; 32662306a36Sopenharmony_ci ranges = <0 0 0x1000>; 32762306a36Sopenharmony_ci clocks = <&l3init_60m_fclk>, 32862306a36Sopenharmony_ci <&xclk60mhsp1_ck>, 32962306a36Sopenharmony_ci <&xclk60mhsp2_ck>; 33062306a36Sopenharmony_ci clock-names = "refclk_60m_int", 33162306a36Sopenharmony_ci "refclk_60m_ext_p1", 33262306a36Sopenharmony_ci "refclk_60m_ext_p2"; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci usbhsohci: ohci@800 { 33562306a36Sopenharmony_ci compatible = "ti,ohci-omap3"; 33662306a36Sopenharmony_ci reg = <0x800 0x400>; 33762306a36Sopenharmony_ci interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 33862306a36Sopenharmony_ci remote-wakeup-connected; 33962306a36Sopenharmony_ci }; 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ci usbhsehci: ehci@c00 { 34262306a36Sopenharmony_ci compatible = "ti,ehci-omap"; 34362306a36Sopenharmony_ci reg = <0xc00 0x400>; 34462306a36Sopenharmony_ci interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 34562306a36Sopenharmony_ci }; 34662306a36Sopenharmony_ci }; 34762306a36Sopenharmony_ci }; 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_ci target-module@66000 { /* 0x4a066000, ap 23 0a.0 */ 35062306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 35162306a36Sopenharmony_ci reg = <0x66000 0x4>, 35262306a36Sopenharmony_ci <0x66010 0x4>, 35362306a36Sopenharmony_ci <0x66014 0x4>; 35462306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 35562306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 35662306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 35762306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 35862306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 35962306a36Sopenharmony_ci <SYSC_IDLE_NO>, 36062306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 36162306a36Sopenharmony_ci ti,syss-mask = <1>; 36262306a36Sopenharmony_ci /* Domains (V, P, C): mm, dsp_pwrdm, dsp_clkdm */ 36362306a36Sopenharmony_ci clocks = <&dsp_clkctrl OMAP5_MMU_DSP_CLKCTRL 0>; 36462306a36Sopenharmony_ci clock-names = "fck"; 36562306a36Sopenharmony_ci resets = <&prm_dsp 1>; 36662306a36Sopenharmony_ci reset-names = "rstctrl"; 36762306a36Sopenharmony_ci #address-cells = <1>; 36862306a36Sopenharmony_ci #size-cells = <1>; 36962306a36Sopenharmony_ci ranges = <0x0 0x66000 0x1000>; 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci mmu_dsp: mmu@0 { 37262306a36Sopenharmony_ci compatible = "ti,omap4-iommu"; 37362306a36Sopenharmony_ci reg = <0x0 0x100>; 37462306a36Sopenharmony_ci interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 37562306a36Sopenharmony_ci #iommu-cells = <0>; 37662306a36Sopenharmony_ci }; 37762306a36Sopenharmony_ci }; 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci target-module@70000 { /* 0x4a070000, ap 79 2e.0 */ 38062306a36Sopenharmony_ci compatible = "ti,sysc"; 38162306a36Sopenharmony_ci status = "disabled"; 38262306a36Sopenharmony_ci #address-cells = <1>; 38362306a36Sopenharmony_ci #size-cells = <1>; 38462306a36Sopenharmony_ci ranges = <0x0 0x70000 0x4000>; 38562306a36Sopenharmony_ci }; 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci target-module@75000 { /* 0x4a075000, ap 81 32.0 */ 38862306a36Sopenharmony_ci compatible = "ti,sysc"; 38962306a36Sopenharmony_ci status = "disabled"; 39062306a36Sopenharmony_ci #address-cells = <1>; 39162306a36Sopenharmony_ci #size-cells = <1>; 39262306a36Sopenharmony_ci ranges = <0x0 0x75000 0x1000>; 39362306a36Sopenharmony_ci }; 39462306a36Sopenharmony_ci }; 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci segment@80000 { /* 0x4a080000 */ 39762306a36Sopenharmony_ci compatible = "simple-pm-bus"; 39862306a36Sopenharmony_ci #address-cells = <1>; 39962306a36Sopenharmony_ci #size-cells = <1>; 40062306a36Sopenharmony_ci ranges = <0x00059000 0x000d9000 0x001000>, /* ap 13 */ 40162306a36Sopenharmony_ci <0x0005a000 0x000da000 0x001000>, /* ap 14 */ 40262306a36Sopenharmony_ci <0x0005b000 0x000db000 0x001000>, /* ap 15 */ 40362306a36Sopenharmony_ci <0x0005c000 0x000dc000 0x001000>, /* ap 16 */ 40462306a36Sopenharmony_ci <0x0005d000 0x000dd000 0x001000>, /* ap 17 */ 40562306a36Sopenharmony_ci <0x0005e000 0x000de000 0x001000>, /* ap 18 */ 40662306a36Sopenharmony_ci <0x00060000 0x000e0000 0x001000>, /* ap 19 */ 40762306a36Sopenharmony_ci <0x00061000 0x000e1000 0x001000>, /* ap 20 */ 40862306a36Sopenharmony_ci <0x00074000 0x000f4000 0x001000>, /* ap 25 */ 40962306a36Sopenharmony_ci <0x00075000 0x000f5000 0x001000>, /* ap 26 */ 41062306a36Sopenharmony_ci <0x00076000 0x000f6000 0x001000>, /* ap 27 */ 41162306a36Sopenharmony_ci <0x00077000 0x000f7000 0x001000>, /* ap 28 */ 41262306a36Sopenharmony_ci <0x00036000 0x000b6000 0x001000>, /* ap 65 */ 41362306a36Sopenharmony_ci <0x00037000 0x000b7000 0x001000>, /* ap 66 */ 41462306a36Sopenharmony_ci <0x0004d000 0x000cd000 0x001000>, /* ap 67 */ 41562306a36Sopenharmony_ci <0x0004e000 0x000ce000 0x001000>, /* ap 68 */ 41662306a36Sopenharmony_ci <0x00000000 0x00080000 0x004000>, /* ap 83 */ 41762306a36Sopenharmony_ci <0x00004000 0x00084000 0x001000>, /* ap 84 */ 41862306a36Sopenharmony_ci <0x00005000 0x00085000 0x001000>, /* ap 85 */ 41962306a36Sopenharmony_ci <0x00006000 0x00086000 0x001000>, /* ap 86 */ 42062306a36Sopenharmony_ci <0x00007000 0x00087000 0x001000>, /* ap 87 */ 42162306a36Sopenharmony_ci <0x00008000 0x00088000 0x001000>, /* ap 88 */ 42262306a36Sopenharmony_ci <0x00010000 0x00090000 0x004000>, /* ap 89 */ 42362306a36Sopenharmony_ci <0x00014000 0x00094000 0x001000>, /* ap 90 */ 42462306a36Sopenharmony_ci <0x00015000 0x00095000 0x001000>, /* ap 91 */ 42562306a36Sopenharmony_ci <0x00016000 0x00096000 0x001000>, /* ap 92 */ 42662306a36Sopenharmony_ci <0x00017000 0x00097000 0x001000>, /* ap 93 */ 42762306a36Sopenharmony_ci <0x00018000 0x00098000 0x001000>, /* ap 94 */ 42862306a36Sopenharmony_ci <0x00020000 0x000a0000 0x004000>, /* ap 95 */ 42962306a36Sopenharmony_ci <0x00024000 0x000a4000 0x001000>, /* ap 96 */ 43062306a36Sopenharmony_ci <0x00025000 0x000a5000 0x001000>, /* ap 97 */ 43162306a36Sopenharmony_ci <0x00026000 0x000a6000 0x001000>, /* ap 98 */ 43262306a36Sopenharmony_ci <0x00027000 0x000a7000 0x001000>, /* ap 99 */ 43362306a36Sopenharmony_ci <0x00028000 0x000a8000 0x001000>; /* ap 100 */ 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci target-module@0 { /* 0x4a080000, ap 83 28.0 */ 43662306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 43762306a36Sopenharmony_ci reg = <0x0 0x4>, 43862306a36Sopenharmony_ci <0x10 0x4>, 43962306a36Sopenharmony_ci <0x14 0x4>; 44062306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 44162306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 44262306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 44362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 44462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 44562306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 44662306a36Sopenharmony_ci ti,syss-mask = <1>; 44762306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 44862306a36Sopenharmony_ci clocks = <&l3init_clkctrl OMAP5_OCP2SCP1_CLKCTRL 0>; 44962306a36Sopenharmony_ci clock-names = "fck"; 45062306a36Sopenharmony_ci #address-cells = <1>; 45162306a36Sopenharmony_ci #size-cells = <1>; 45262306a36Sopenharmony_ci ranges = <0x00000000 0x00000000 0x00004000>, 45362306a36Sopenharmony_ci <0x00004000 0x00004000 0x00001000>, 45462306a36Sopenharmony_ci <0x00005000 0x00005000 0x00001000>, 45562306a36Sopenharmony_ci <0x00006000 0x00006000 0x00001000>, 45662306a36Sopenharmony_ci <0x00007000 0x00007000 0x00001000>; 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci ocp2scp@0 { 45962306a36Sopenharmony_ci compatible = "ti,omap-ocp2scp"; 46062306a36Sopenharmony_ci #address-cells = <1>; 46162306a36Sopenharmony_ci #size-cells = <1>; 46262306a36Sopenharmony_ci reg = <0 0x20>; 46362306a36Sopenharmony_ci }; 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_ci usb2_phy: usb2phy@4000 { 46662306a36Sopenharmony_ci compatible = "ti,omap-usb2"; 46762306a36Sopenharmony_ci reg = <0x4000 0x7c>; 46862306a36Sopenharmony_ci syscon-phy-power = <&scm_conf 0x300>; 46962306a36Sopenharmony_ci clocks = <&usb_phy_cm_clk32k>, 47062306a36Sopenharmony_ci <&l3init_clkctrl OMAP5_USB_OTG_SS_CLKCTRL 8>; 47162306a36Sopenharmony_ci clock-names = "wkupclk", "refclk"; 47262306a36Sopenharmony_ci #phy-cells = <0>; 47362306a36Sopenharmony_ci }; 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_ci usb3_phy: usb3phy@4400 { 47662306a36Sopenharmony_ci compatible = "ti,omap-usb3"; 47762306a36Sopenharmony_ci reg = <0x4400 0x80>, 47862306a36Sopenharmony_ci <0x4800 0x64>, 47962306a36Sopenharmony_ci <0x4c00 0x40>; 48062306a36Sopenharmony_ci reg-names = "phy_rx", "phy_tx", "pll_ctrl"; 48162306a36Sopenharmony_ci syscon-phy-power = <&scm_conf 0x370>; 48262306a36Sopenharmony_ci clocks = <&usb_phy_cm_clk32k>, 48362306a36Sopenharmony_ci <&sys_clkin>, 48462306a36Sopenharmony_ci <&l3init_clkctrl OMAP5_USB_OTG_SS_CLKCTRL 8>; 48562306a36Sopenharmony_ci clock-names = "wkupclk", 48662306a36Sopenharmony_ci "sysclk", 48762306a36Sopenharmony_ci "refclk"; 48862306a36Sopenharmony_ci #phy-cells = <0>; 48962306a36Sopenharmony_ci }; 49062306a36Sopenharmony_ci }; 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci target-module@10000 { /* 0x4a090000, ap 89 36.0 */ 49362306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 49462306a36Sopenharmony_ci reg = <0x10000 0x4>, 49562306a36Sopenharmony_ci <0x10010 0x4>, 49662306a36Sopenharmony_ci <0x10014 0x4>; 49762306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 49862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 49962306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 50062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 50162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 50262306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 50362306a36Sopenharmony_ci ti,syss-mask = <1>; 50462306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 50562306a36Sopenharmony_ci clocks = <&l3init_clkctrl OMAP5_OCP2SCP3_CLKCTRL 0>; 50662306a36Sopenharmony_ci clock-names = "fck"; 50762306a36Sopenharmony_ci #address-cells = <1>; 50862306a36Sopenharmony_ci #size-cells = <1>; 50962306a36Sopenharmony_ci ranges = <0x00000000 0x00010000 0x00004000>, 51062306a36Sopenharmony_ci <0x00004000 0x00014000 0x00001000>, 51162306a36Sopenharmony_ci <0x00005000 0x00015000 0x00001000>, 51262306a36Sopenharmony_ci <0x00006000 0x00016000 0x00001000>, 51362306a36Sopenharmony_ci <0x00007000 0x00017000 0x00001000>; 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci ocp2scp@0 { 51662306a36Sopenharmony_ci compatible = "ti,omap-ocp2scp"; 51762306a36Sopenharmony_ci #address-cells = <1>; 51862306a36Sopenharmony_ci #size-cells = <1>; 51962306a36Sopenharmony_ci reg = <0x0 0x20>; 52062306a36Sopenharmony_ci }; 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci sata_phy: phy@6000 { 52362306a36Sopenharmony_ci compatible = "ti,phy-pipe3-sata"; 52462306a36Sopenharmony_ci reg = <0x6000 0x80>, /* phy_rx */ 52562306a36Sopenharmony_ci <0x6400 0x64>, /* phy_tx */ 52662306a36Sopenharmony_ci <0x6800 0x40>; /* pll_ctrl */ 52762306a36Sopenharmony_ci reg-names = "phy_rx", "phy_tx", "pll_ctrl"; 52862306a36Sopenharmony_ci syscon-phy-power = <&scm_conf 0x374>; 52962306a36Sopenharmony_ci clocks = <&sys_clkin>, 53062306a36Sopenharmony_ci <&l3init_clkctrl OMAP5_SATA_CLKCTRL 8>; 53162306a36Sopenharmony_ci clock-names = "sysclk", "refclk"; 53262306a36Sopenharmony_ci #phy-cells = <0>; 53362306a36Sopenharmony_ci }; 53462306a36Sopenharmony_ci }; 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_ci target-module@20000 { /* 0x4a0a0000, ap 95 50.0 */ 53762306a36Sopenharmony_ci compatible = "ti,sysc"; 53862306a36Sopenharmony_ci status = "disabled"; 53962306a36Sopenharmony_ci #address-cells = <1>; 54062306a36Sopenharmony_ci #size-cells = <1>; 54162306a36Sopenharmony_ci ranges = <0x00000000 0x00020000 0x00004000>, 54262306a36Sopenharmony_ci <0x00004000 0x00024000 0x00001000>, 54362306a36Sopenharmony_ci <0x00005000 0x00025000 0x00001000>, 54462306a36Sopenharmony_ci <0x00006000 0x00026000 0x00001000>, 54562306a36Sopenharmony_ci <0x00007000 0x00027000 0x00001000>; 54662306a36Sopenharmony_ci }; 54762306a36Sopenharmony_ci 54862306a36Sopenharmony_ci target-module@36000 { /* 0x4a0b6000, ap 65 6c.0 */ 54962306a36Sopenharmony_ci compatible = "ti,sysc"; 55062306a36Sopenharmony_ci status = "disabled"; 55162306a36Sopenharmony_ci #address-cells = <1>; 55262306a36Sopenharmony_ci #size-cells = <1>; 55362306a36Sopenharmony_ci ranges = <0x0 0x36000 0x1000>; 55462306a36Sopenharmony_ci }; 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci target-module@4d000 { /* 0x4a0cd000, ap 67 64.0 */ 55762306a36Sopenharmony_ci compatible = "ti,sysc"; 55862306a36Sopenharmony_ci status = "disabled"; 55962306a36Sopenharmony_ci #address-cells = <1>; 56062306a36Sopenharmony_ci #size-cells = <1>; 56162306a36Sopenharmony_ci ranges = <0x0 0x4d000 0x1000>; 56262306a36Sopenharmony_ci }; 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ci target-module@59000 { /* 0x4a0d9000, ap 13 20.0 */ 56562306a36Sopenharmony_ci compatible = "ti,sysc"; 56662306a36Sopenharmony_ci status = "disabled"; 56762306a36Sopenharmony_ci #address-cells = <1>; 56862306a36Sopenharmony_ci #size-cells = <1>; 56962306a36Sopenharmony_ci ranges = <0x0 0x59000 0x1000>; 57062306a36Sopenharmony_ci }; 57162306a36Sopenharmony_ci 57262306a36Sopenharmony_ci target-module@5b000 { /* 0x4a0db000, ap 15 10.0 */ 57362306a36Sopenharmony_ci compatible = "ti,sysc"; 57462306a36Sopenharmony_ci status = "disabled"; 57562306a36Sopenharmony_ci #address-cells = <1>; 57662306a36Sopenharmony_ci #size-cells = <1>; 57762306a36Sopenharmony_ci ranges = <0x0 0x5b000 0x1000>; 57862306a36Sopenharmony_ci }; 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci target-module@5d000 { /* 0x4a0dd000, ap 17 18.0 */ 58162306a36Sopenharmony_ci compatible = "ti,sysc"; 58262306a36Sopenharmony_ci status = "disabled"; 58362306a36Sopenharmony_ci #address-cells = <1>; 58462306a36Sopenharmony_ci #size-cells = <1>; 58562306a36Sopenharmony_ci ranges = <0x0 0x5d000 0x1000>; 58662306a36Sopenharmony_ci }; 58762306a36Sopenharmony_ci 58862306a36Sopenharmony_ci target-module@60000 { /* 0x4a0e0000, ap 19 54.0 */ 58962306a36Sopenharmony_ci compatible = "ti,sysc"; 59062306a36Sopenharmony_ci status = "disabled"; 59162306a36Sopenharmony_ci #address-cells = <1>; 59262306a36Sopenharmony_ci #size-cells = <1>; 59362306a36Sopenharmony_ci ranges = <0x0 0x60000 0x1000>; 59462306a36Sopenharmony_ci }; 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_ci target-module@74000 { /* 0x4a0f4000, ap 25 04.0 */ 59762306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 59862306a36Sopenharmony_ci reg = <0x74000 0x4>, 59962306a36Sopenharmony_ci <0x74010 0x4>; 60062306a36Sopenharmony_ci reg-names = "rev", "sysc"; 60162306a36Sopenharmony_ci ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 60262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 60362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 60462306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 60562306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4cfg_clkdm */ 60662306a36Sopenharmony_ci clocks = <&l4cfg_clkctrl OMAP5_MAILBOX_CLKCTRL 0>; 60762306a36Sopenharmony_ci clock-names = "fck"; 60862306a36Sopenharmony_ci #address-cells = <1>; 60962306a36Sopenharmony_ci #size-cells = <1>; 61062306a36Sopenharmony_ci ranges = <0x0 0x74000 0x1000>; 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci mailbox: mailbox@0 { 61362306a36Sopenharmony_ci compatible = "ti,omap4-mailbox"; 61462306a36Sopenharmony_ci reg = <0x0 0x200>; 61562306a36Sopenharmony_ci interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 61662306a36Sopenharmony_ci #mbox-cells = <1>; 61762306a36Sopenharmony_ci ti,mbox-num-users = <3>; 61862306a36Sopenharmony_ci ti,mbox-num-fifos = <8>; 61962306a36Sopenharmony_ci mbox_ipu: mbox-ipu { 62062306a36Sopenharmony_ci ti,mbox-tx = <0 0 0>; 62162306a36Sopenharmony_ci ti,mbox-rx = <1 0 0>; 62262306a36Sopenharmony_ci }; 62362306a36Sopenharmony_ci mbox_dsp: mbox-dsp { 62462306a36Sopenharmony_ci ti,mbox-tx = <3 0 0>; 62562306a36Sopenharmony_ci ti,mbox-rx = <2 0 0>; 62662306a36Sopenharmony_ci }; 62762306a36Sopenharmony_ci }; 62862306a36Sopenharmony_ci }; 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_ci target-module@76000 { /* 0x4a0f6000, ap 27 0c.0 */ 63162306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 63262306a36Sopenharmony_ci reg = <0x76000 0x4>, 63362306a36Sopenharmony_ci <0x76010 0x4>, 63462306a36Sopenharmony_ci <0x76014 0x4>; 63562306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 63662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 63762306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 63862306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 63962306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 64062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 64162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 64262306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 64362306a36Sopenharmony_ci ti,syss-mask = <1>; 64462306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4cfg_clkdm */ 64562306a36Sopenharmony_ci clocks = <&l4cfg_clkctrl OMAP5_SPINLOCK_CLKCTRL 0>; 64662306a36Sopenharmony_ci clock-names = "fck"; 64762306a36Sopenharmony_ci #address-cells = <1>; 64862306a36Sopenharmony_ci #size-cells = <1>; 64962306a36Sopenharmony_ci ranges = <0x0 0x76000 0x1000>; 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_ci hwspinlock: spinlock@0 { 65262306a36Sopenharmony_ci compatible = "ti,omap4-hwspinlock"; 65362306a36Sopenharmony_ci reg = <0x0 0x1000>; 65462306a36Sopenharmony_ci #hwlock-cells = <1>; 65562306a36Sopenharmony_ci }; 65662306a36Sopenharmony_ci }; 65762306a36Sopenharmony_ci }; 65862306a36Sopenharmony_ci 65962306a36Sopenharmony_ci segment@100000 { /* 0x4a100000 */ 66062306a36Sopenharmony_ci compatible = "simple-pm-bus"; 66162306a36Sopenharmony_ci #address-cells = <1>; 66262306a36Sopenharmony_ci #size-cells = <1>; 66362306a36Sopenharmony_ci ranges = <0x00002000 0x00102000 0x001000>, /* ap 59 */ 66462306a36Sopenharmony_ci <0x00003000 0x00103000 0x001000>, /* ap 60 */ 66562306a36Sopenharmony_ci <0x00008000 0x00108000 0x001000>, /* ap 61 */ 66662306a36Sopenharmony_ci <0x00009000 0x00109000 0x001000>, /* ap 62 */ 66762306a36Sopenharmony_ci <0x0000a000 0x0010a000 0x001000>, /* ap 63 */ 66862306a36Sopenharmony_ci <0x0000b000 0x0010b000 0x001000>, /* ap 64 */ 66962306a36Sopenharmony_ci <0x00040000 0x00140000 0x010000>, /* ap 101 */ 67062306a36Sopenharmony_ci <0x00050000 0x00150000 0x001000>; /* ap 102 */ 67162306a36Sopenharmony_ci 67262306a36Sopenharmony_ci target-module@2000 { /* 0x4a102000, ap 59 2c.0 */ 67362306a36Sopenharmony_ci compatible = "ti,sysc"; 67462306a36Sopenharmony_ci status = "disabled"; 67562306a36Sopenharmony_ci #address-cells = <1>; 67662306a36Sopenharmony_ci #size-cells = <1>; 67762306a36Sopenharmony_ci ranges = <0x0 0x2000 0x1000>; 67862306a36Sopenharmony_ci }; 67962306a36Sopenharmony_ci 68062306a36Sopenharmony_ci target-module@8000 { /* 0x4a108000, ap 61 26.0 */ 68162306a36Sopenharmony_ci compatible = "ti,sysc"; 68262306a36Sopenharmony_ci status = "disabled"; 68362306a36Sopenharmony_ci #address-cells = <1>; 68462306a36Sopenharmony_ci #size-cells = <1>; 68562306a36Sopenharmony_ci ranges = <0x0 0x8000 0x1000>; 68662306a36Sopenharmony_ci }; 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_ci target-module@a000 { /* 0x4a10a000, ap 63 22.0 */ 68962306a36Sopenharmony_ci compatible = "ti,sysc"; 69062306a36Sopenharmony_ci status = "disabled"; 69162306a36Sopenharmony_ci #address-cells = <1>; 69262306a36Sopenharmony_ci #size-cells = <1>; 69362306a36Sopenharmony_ci ranges = <0x0 0xa000 0x1000>; 69462306a36Sopenharmony_ci }; 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_ci target-module@40000 { /* 0x4a140000, ap 101 16.0 */ 69762306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 69862306a36Sopenharmony_ci reg = <0x400fc 4>, 69962306a36Sopenharmony_ci <0x41100 4>; 70062306a36Sopenharmony_ci reg-names = "rev", "sysc"; 70162306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 70262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 70362306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 70462306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 70562306a36Sopenharmony_ci <SYSC_IDLE_NO>, 70662306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 70762306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 70862306a36Sopenharmony_ci power-domains = <&prm_l3init>; 70962306a36Sopenharmony_ci clocks = <&l3init_clkctrl OMAP5_SATA_CLKCTRL 0>; 71062306a36Sopenharmony_ci clock-names = "fck"; 71162306a36Sopenharmony_ci #size-cells = <1>; 71262306a36Sopenharmony_ci #address-cells = <1>; 71362306a36Sopenharmony_ci ranges = <0x0 0x40000 0x10000>; 71462306a36Sopenharmony_ci 71562306a36Sopenharmony_ci sata: sata@0 { 71662306a36Sopenharmony_ci compatible = "snps,dwc-ahci"; 71762306a36Sopenharmony_ci reg = <0 0x1100>, <0x1100 0x8>; 71862306a36Sopenharmony_ci interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 71962306a36Sopenharmony_ci phys = <&sata_phy>; 72062306a36Sopenharmony_ci phy-names = "sata-phy"; 72162306a36Sopenharmony_ci clocks = <&l3init_clkctrl OMAP5_SATA_CLKCTRL 8>; 72262306a36Sopenharmony_ci ports-implemented = <0x1>; 72362306a36Sopenharmony_ci }; 72462306a36Sopenharmony_ci }; 72562306a36Sopenharmony_ci }; 72662306a36Sopenharmony_ci 72762306a36Sopenharmony_ci segment@180000 { /* 0x4a180000 */ 72862306a36Sopenharmony_ci compatible = "simple-pm-bus"; 72962306a36Sopenharmony_ci #address-cells = <1>; 73062306a36Sopenharmony_ci #size-cells = <1>; 73162306a36Sopenharmony_ci }; 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_ci segment@200000 { /* 0x4a200000 */ 73462306a36Sopenharmony_ci compatible = "simple-pm-bus"; 73562306a36Sopenharmony_ci #address-cells = <1>; 73662306a36Sopenharmony_ci #size-cells = <1>; 73762306a36Sopenharmony_ci ranges = <0x0001e000 0x0021e000 0x001000>, /* ap 29 */ 73862306a36Sopenharmony_ci <0x0001f000 0x0021f000 0x001000>, /* ap 30 */ 73962306a36Sopenharmony_ci <0x0000a000 0x0020a000 0x001000>, /* ap 31 */ 74062306a36Sopenharmony_ci <0x0000b000 0x0020b000 0x001000>, /* ap 32 */ 74162306a36Sopenharmony_ci <0x00006000 0x00206000 0x001000>, /* ap 33 */ 74262306a36Sopenharmony_ci <0x00007000 0x00207000 0x001000>, /* ap 34 */ 74362306a36Sopenharmony_ci <0x00004000 0x00204000 0x001000>, /* ap 35 */ 74462306a36Sopenharmony_ci <0x00005000 0x00205000 0x001000>, /* ap 36 */ 74562306a36Sopenharmony_ci <0x00012000 0x00212000 0x001000>, /* ap 37 */ 74662306a36Sopenharmony_ci <0x00013000 0x00213000 0x001000>, /* ap 38 */ 74762306a36Sopenharmony_ci <0x0000c000 0x0020c000 0x001000>, /* ap 39 */ 74862306a36Sopenharmony_ci <0x0000d000 0x0020d000 0x001000>, /* ap 40 */ 74962306a36Sopenharmony_ci <0x00010000 0x00210000 0x001000>, /* ap 41 */ 75062306a36Sopenharmony_ci <0x00011000 0x00211000 0x001000>, /* ap 42 */ 75162306a36Sopenharmony_ci <0x00016000 0x00216000 0x001000>, /* ap 43 */ 75262306a36Sopenharmony_ci <0x00017000 0x00217000 0x001000>, /* ap 44 */ 75362306a36Sopenharmony_ci <0x00014000 0x00214000 0x001000>, /* ap 45 */ 75462306a36Sopenharmony_ci <0x00015000 0x00215000 0x001000>, /* ap 46 */ 75562306a36Sopenharmony_ci <0x00018000 0x00218000 0x001000>, /* ap 47 */ 75662306a36Sopenharmony_ci <0x00019000 0x00219000 0x001000>, /* ap 48 */ 75762306a36Sopenharmony_ci <0x00020000 0x00220000 0x001000>, /* ap 49 */ 75862306a36Sopenharmony_ci <0x00021000 0x00221000 0x001000>, /* ap 50 */ 75962306a36Sopenharmony_ci <0x00026000 0x00226000 0x001000>, /* ap 51 */ 76062306a36Sopenharmony_ci <0x00027000 0x00227000 0x001000>, /* ap 52 */ 76162306a36Sopenharmony_ci <0x00028000 0x00228000 0x001000>, /* ap 53 */ 76262306a36Sopenharmony_ci <0x00029000 0x00229000 0x001000>, /* ap 54 */ 76362306a36Sopenharmony_ci <0x0002a000 0x0022a000 0x001000>, /* ap 55 */ 76462306a36Sopenharmony_ci <0x0002b000 0x0022b000 0x001000>, /* ap 56 */ 76562306a36Sopenharmony_ci <0x0001c000 0x0021c000 0x001000>, /* ap 57 */ 76662306a36Sopenharmony_ci <0x0001d000 0x0021d000 0x001000>, /* ap 58 */ 76762306a36Sopenharmony_ci <0x0001a000 0x0021a000 0x001000>, /* ap 73 */ 76862306a36Sopenharmony_ci <0x0001b000 0x0021b000 0x001000>, /* ap 74 */ 76962306a36Sopenharmony_ci <0x00024000 0x00224000 0x001000>, /* ap 75 */ 77062306a36Sopenharmony_ci <0x00025000 0x00225000 0x001000>, /* ap 76 */ 77162306a36Sopenharmony_ci <0x00002000 0x00202000 0x001000>, /* ap 103 */ 77262306a36Sopenharmony_ci <0x00003000 0x00203000 0x001000>, /* ap 104 */ 77362306a36Sopenharmony_ci <0x00008000 0x00208000 0x001000>, /* ap 105 */ 77462306a36Sopenharmony_ci <0x00009000 0x00209000 0x001000>, /* ap 106 */ 77562306a36Sopenharmony_ci <0x00022000 0x00222000 0x001000>, /* ap 107 */ 77662306a36Sopenharmony_ci <0x00023000 0x00223000 0x001000>; /* ap 108 */ 77762306a36Sopenharmony_ci 77862306a36Sopenharmony_ci target-module@2000 { /* 0x4a202000, ap 103 3c.0 */ 77962306a36Sopenharmony_ci compatible = "ti,sysc"; 78062306a36Sopenharmony_ci status = "disabled"; 78162306a36Sopenharmony_ci #address-cells = <1>; 78262306a36Sopenharmony_ci #size-cells = <1>; 78362306a36Sopenharmony_ci ranges = <0x0 0x2000 0x1000>; 78462306a36Sopenharmony_ci }; 78562306a36Sopenharmony_ci 78662306a36Sopenharmony_ci target-module@4000 { /* 0x4a204000, ap 35 46.0 */ 78762306a36Sopenharmony_ci compatible = "ti,sysc"; 78862306a36Sopenharmony_ci status = "disabled"; 78962306a36Sopenharmony_ci #address-cells = <1>; 79062306a36Sopenharmony_ci #size-cells = <1>; 79162306a36Sopenharmony_ci ranges = <0x0 0x4000 0x1000>; 79262306a36Sopenharmony_ci }; 79362306a36Sopenharmony_ci 79462306a36Sopenharmony_ci target-module@6000 { /* 0x4a206000, ap 33 4e.0 */ 79562306a36Sopenharmony_ci compatible = "ti,sysc"; 79662306a36Sopenharmony_ci status = "disabled"; 79762306a36Sopenharmony_ci #address-cells = <1>; 79862306a36Sopenharmony_ci #size-cells = <1>; 79962306a36Sopenharmony_ci ranges = <0x0 0x6000 0x1000>; 80062306a36Sopenharmony_ci }; 80162306a36Sopenharmony_ci 80262306a36Sopenharmony_ci target-module@8000 { /* 0x4a208000, ap 105 34.0 */ 80362306a36Sopenharmony_ci compatible = "ti,sysc"; 80462306a36Sopenharmony_ci status = "disabled"; 80562306a36Sopenharmony_ci #address-cells = <1>; 80662306a36Sopenharmony_ci #size-cells = <1>; 80762306a36Sopenharmony_ci ranges = <0x0 0x8000 0x1000>; 80862306a36Sopenharmony_ci }; 80962306a36Sopenharmony_ci 81062306a36Sopenharmony_ci target-module@a000 { /* 0x4a20a000, ap 31 30.0 */ 81162306a36Sopenharmony_ci compatible = "ti,sysc"; 81262306a36Sopenharmony_ci status = "disabled"; 81362306a36Sopenharmony_ci #address-cells = <1>; 81462306a36Sopenharmony_ci #size-cells = <1>; 81562306a36Sopenharmony_ci ranges = <0x0 0xa000 0x1000>; 81662306a36Sopenharmony_ci }; 81762306a36Sopenharmony_ci 81862306a36Sopenharmony_ci target-module@c000 { /* 0x4a20c000, ap 39 14.0 */ 81962306a36Sopenharmony_ci compatible = "ti,sysc"; 82062306a36Sopenharmony_ci status = "disabled"; 82162306a36Sopenharmony_ci #address-cells = <1>; 82262306a36Sopenharmony_ci #size-cells = <1>; 82362306a36Sopenharmony_ci ranges = <0x0 0xc000 0x1000>; 82462306a36Sopenharmony_ci }; 82562306a36Sopenharmony_ci 82662306a36Sopenharmony_ci target-module@10000 { /* 0x4a210000, ap 41 56.0 */ 82762306a36Sopenharmony_ci compatible = "ti,sysc"; 82862306a36Sopenharmony_ci status = "disabled"; 82962306a36Sopenharmony_ci #address-cells = <1>; 83062306a36Sopenharmony_ci #size-cells = <1>; 83162306a36Sopenharmony_ci ranges = <0x0 0x10000 0x1000>; 83262306a36Sopenharmony_ci }; 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_ci target-module@12000 { /* 0x4a212000, ap 37 52.0 */ 83562306a36Sopenharmony_ci compatible = "ti,sysc"; 83662306a36Sopenharmony_ci status = "disabled"; 83762306a36Sopenharmony_ci #address-cells = <1>; 83862306a36Sopenharmony_ci #size-cells = <1>; 83962306a36Sopenharmony_ci ranges = <0x0 0x12000 0x1000>; 84062306a36Sopenharmony_ci }; 84162306a36Sopenharmony_ci 84262306a36Sopenharmony_ci target-module@14000 { /* 0x4a214000, ap 45 1c.0 */ 84362306a36Sopenharmony_ci compatible = "ti,sysc"; 84462306a36Sopenharmony_ci status = "disabled"; 84562306a36Sopenharmony_ci #address-cells = <1>; 84662306a36Sopenharmony_ci #size-cells = <1>; 84762306a36Sopenharmony_ci ranges = <0x0 0x14000 0x1000>; 84862306a36Sopenharmony_ci }; 84962306a36Sopenharmony_ci 85062306a36Sopenharmony_ci target-module@16000 { /* 0x4a216000, ap 43 42.0 */ 85162306a36Sopenharmony_ci compatible = "ti,sysc"; 85262306a36Sopenharmony_ci status = "disabled"; 85362306a36Sopenharmony_ci #address-cells = <1>; 85462306a36Sopenharmony_ci #size-cells = <1>; 85562306a36Sopenharmony_ci ranges = <0x0 0x16000 0x1000>; 85662306a36Sopenharmony_ci }; 85762306a36Sopenharmony_ci 85862306a36Sopenharmony_ci target-module@18000 { /* 0x4a218000, ap 47 1a.0 */ 85962306a36Sopenharmony_ci compatible = "ti,sysc"; 86062306a36Sopenharmony_ci status = "disabled"; 86162306a36Sopenharmony_ci #address-cells = <1>; 86262306a36Sopenharmony_ci #size-cells = <1>; 86362306a36Sopenharmony_ci ranges = <0x0 0x18000 0x1000>; 86462306a36Sopenharmony_ci }; 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_ci target-module@1a000 { /* 0x4a21a000, ap 73 3e.0 */ 86762306a36Sopenharmony_ci compatible = "ti,sysc"; 86862306a36Sopenharmony_ci status = "disabled"; 86962306a36Sopenharmony_ci #address-cells = <1>; 87062306a36Sopenharmony_ci #size-cells = <1>; 87162306a36Sopenharmony_ci ranges = <0x0 0x1a000 0x1000>; 87262306a36Sopenharmony_ci }; 87362306a36Sopenharmony_ci 87462306a36Sopenharmony_ci target-module@1c000 { /* 0x4a21c000, ap 57 40.0 */ 87562306a36Sopenharmony_ci compatible = "ti,sysc"; 87662306a36Sopenharmony_ci status = "disabled"; 87762306a36Sopenharmony_ci #address-cells = <1>; 87862306a36Sopenharmony_ci #size-cells = <1>; 87962306a36Sopenharmony_ci ranges = <0x0 0x1c000 0x1000>; 88062306a36Sopenharmony_ci }; 88162306a36Sopenharmony_ci 88262306a36Sopenharmony_ci target-module@1e000 { /* 0x4a21e000, ap 29 12.0 */ 88362306a36Sopenharmony_ci compatible = "ti,sysc"; 88462306a36Sopenharmony_ci status = "disabled"; 88562306a36Sopenharmony_ci #address-cells = <1>; 88662306a36Sopenharmony_ci #size-cells = <1>; 88762306a36Sopenharmony_ci ranges = <0x0 0x1e000 0x1000>; 88862306a36Sopenharmony_ci }; 88962306a36Sopenharmony_ci 89062306a36Sopenharmony_ci target-module@20000 { /* 0x4a220000, ap 49 4a.0 */ 89162306a36Sopenharmony_ci compatible = "ti,sysc"; 89262306a36Sopenharmony_ci status = "disabled"; 89362306a36Sopenharmony_ci #address-cells = <1>; 89462306a36Sopenharmony_ci #size-cells = <1>; 89562306a36Sopenharmony_ci ranges = <0x0 0x20000 0x1000>; 89662306a36Sopenharmony_ci }; 89762306a36Sopenharmony_ci 89862306a36Sopenharmony_ci target-module@22000 { /* 0x4a222000, ap 107 3a.0 */ 89962306a36Sopenharmony_ci compatible = "ti,sysc"; 90062306a36Sopenharmony_ci status = "disabled"; 90162306a36Sopenharmony_ci #address-cells = <1>; 90262306a36Sopenharmony_ci #size-cells = <1>; 90362306a36Sopenharmony_ci ranges = <0x0 0x22000 0x1000>; 90462306a36Sopenharmony_ci }; 90562306a36Sopenharmony_ci 90662306a36Sopenharmony_ci target-module@24000 { /* 0x4a224000, ap 75 48.0 */ 90762306a36Sopenharmony_ci compatible = "ti,sysc"; 90862306a36Sopenharmony_ci status = "disabled"; 90962306a36Sopenharmony_ci #address-cells = <1>; 91062306a36Sopenharmony_ci #size-cells = <1>; 91162306a36Sopenharmony_ci ranges = <0x0 0x24000 0x1000>; 91262306a36Sopenharmony_ci }; 91362306a36Sopenharmony_ci 91462306a36Sopenharmony_ci target-module@26000 { /* 0x4a226000, ap 51 24.0 */ 91562306a36Sopenharmony_ci compatible = "ti,sysc"; 91662306a36Sopenharmony_ci status = "disabled"; 91762306a36Sopenharmony_ci #address-cells = <1>; 91862306a36Sopenharmony_ci #size-cells = <1>; 91962306a36Sopenharmony_ci ranges = <0x0 0x26000 0x1000>; 92062306a36Sopenharmony_ci }; 92162306a36Sopenharmony_ci 92262306a36Sopenharmony_ci target-module@28000 { /* 0x4a228000, ap 53 38.0 */ 92362306a36Sopenharmony_ci compatible = "ti,sysc"; 92462306a36Sopenharmony_ci status = "disabled"; 92562306a36Sopenharmony_ci #address-cells = <1>; 92662306a36Sopenharmony_ci #size-cells = <1>; 92762306a36Sopenharmony_ci ranges = <0x0 0x28000 0x1000>; 92862306a36Sopenharmony_ci }; 92962306a36Sopenharmony_ci 93062306a36Sopenharmony_ci target-module@2a000 { /* 0x4a22a000, ap 55 5a.0 */ 93162306a36Sopenharmony_ci compatible = "ti,sysc"; 93262306a36Sopenharmony_ci status = "disabled"; 93362306a36Sopenharmony_ci #address-cells = <1>; 93462306a36Sopenharmony_ci #size-cells = <1>; 93562306a36Sopenharmony_ci ranges = <0x0 0x2a000 0x1000>; 93662306a36Sopenharmony_ci }; 93762306a36Sopenharmony_ci }; 93862306a36Sopenharmony_ci 93962306a36Sopenharmony_ci segment@280000 { /* 0x4a280000 */ 94062306a36Sopenharmony_ci compatible = "simple-pm-bus"; 94162306a36Sopenharmony_ci #address-cells = <1>; 94262306a36Sopenharmony_ci #size-cells = <1>; 94362306a36Sopenharmony_ci }; 94462306a36Sopenharmony_ci 94562306a36Sopenharmony_ci segment@300000 { /* 0x4a300000 */ 94662306a36Sopenharmony_ci compatible = "simple-pm-bus"; 94762306a36Sopenharmony_ci #address-cells = <1>; 94862306a36Sopenharmony_ci #size-cells = <1>; 94962306a36Sopenharmony_ci }; 95062306a36Sopenharmony_ci}; 95162306a36Sopenharmony_ci 95262306a36Sopenharmony_ci&l4_per { /* 0x48000000 */ 95362306a36Sopenharmony_ci compatible = "ti,omap5-l4-per", "simple-pm-bus"; 95462306a36Sopenharmony_ci power-domains = <&prm_core>; 95562306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_L4_PER_CLKCTRL 0>; 95662306a36Sopenharmony_ci clock-names = "fck"; 95762306a36Sopenharmony_ci reg = <0x48000000 0x800>, 95862306a36Sopenharmony_ci <0x48000800 0x800>, 95962306a36Sopenharmony_ci <0x48001000 0x400>, 96062306a36Sopenharmony_ci <0x48001400 0x400>, 96162306a36Sopenharmony_ci <0x48001800 0x400>, 96262306a36Sopenharmony_ci <0x48001c00 0x400>; 96362306a36Sopenharmony_ci reg-names = "ap", "la", "ia0", "ia1", "ia2", "ia3"; 96462306a36Sopenharmony_ci #address-cells = <1>; 96562306a36Sopenharmony_ci #size-cells = <1>; 96662306a36Sopenharmony_ci ranges = <0x00000000 0x48000000 0x200000>, /* segment 0 */ 96762306a36Sopenharmony_ci <0x00200000 0x48200000 0x200000>; /* segment 1 */ 96862306a36Sopenharmony_ci 96962306a36Sopenharmony_ci segment@0 { /* 0x48000000 */ 97062306a36Sopenharmony_ci compatible = "simple-pm-bus"; 97162306a36Sopenharmony_ci #address-cells = <1>; 97262306a36Sopenharmony_ci #size-cells = <1>; 97362306a36Sopenharmony_ci ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 97462306a36Sopenharmony_ci <0x00001000 0x00001000 0x000400>, /* ap 1 */ 97562306a36Sopenharmony_ci <0x00000800 0x00000800 0x000800>, /* ap 2 */ 97662306a36Sopenharmony_ci <0x00020000 0x00020000 0x001000>, /* ap 3 */ 97762306a36Sopenharmony_ci <0x00021000 0x00021000 0x001000>, /* ap 4 */ 97862306a36Sopenharmony_ci <0x00032000 0x00032000 0x001000>, /* ap 5 */ 97962306a36Sopenharmony_ci <0x00033000 0x00033000 0x001000>, /* ap 6 */ 98062306a36Sopenharmony_ci <0x00034000 0x00034000 0x001000>, /* ap 7 */ 98162306a36Sopenharmony_ci <0x00035000 0x00035000 0x001000>, /* ap 8 */ 98262306a36Sopenharmony_ci <0x00036000 0x00036000 0x001000>, /* ap 9 */ 98362306a36Sopenharmony_ci <0x00037000 0x00037000 0x001000>, /* ap 10 */ 98462306a36Sopenharmony_ci <0x0003e000 0x0003e000 0x001000>, /* ap 11 */ 98562306a36Sopenharmony_ci <0x0003f000 0x0003f000 0x001000>, /* ap 12 */ 98662306a36Sopenharmony_ci <0x00055000 0x00055000 0x001000>, /* ap 13 */ 98762306a36Sopenharmony_ci <0x00056000 0x00056000 0x001000>, /* ap 14 */ 98862306a36Sopenharmony_ci <0x00057000 0x00057000 0x001000>, /* ap 15 */ 98962306a36Sopenharmony_ci <0x00058000 0x00058000 0x001000>, /* ap 16 */ 99062306a36Sopenharmony_ci <0x00059000 0x00059000 0x001000>, /* ap 17 */ 99162306a36Sopenharmony_ci <0x0005a000 0x0005a000 0x001000>, /* ap 18 */ 99262306a36Sopenharmony_ci <0x0005b000 0x0005b000 0x001000>, /* ap 19 */ 99362306a36Sopenharmony_ci <0x0005c000 0x0005c000 0x001000>, /* ap 20 */ 99462306a36Sopenharmony_ci <0x0005d000 0x0005d000 0x001000>, /* ap 21 */ 99562306a36Sopenharmony_ci <0x0005e000 0x0005e000 0x001000>, /* ap 22 */ 99662306a36Sopenharmony_ci <0x00060000 0x00060000 0x001000>, /* ap 23 */ 99762306a36Sopenharmony_ci <0x0006a000 0x0006a000 0x001000>, /* ap 24 */ 99862306a36Sopenharmony_ci <0x0006b000 0x0006b000 0x001000>, /* ap 25 */ 99962306a36Sopenharmony_ci <0x0006c000 0x0006c000 0x001000>, /* ap 26 */ 100062306a36Sopenharmony_ci <0x0006d000 0x0006d000 0x001000>, /* ap 27 */ 100162306a36Sopenharmony_ci <0x0006e000 0x0006e000 0x001000>, /* ap 28 */ 100262306a36Sopenharmony_ci <0x0006f000 0x0006f000 0x001000>, /* ap 29 */ 100362306a36Sopenharmony_ci <0x00070000 0x00070000 0x001000>, /* ap 30 */ 100462306a36Sopenharmony_ci <0x00071000 0x00071000 0x001000>, /* ap 31 */ 100562306a36Sopenharmony_ci <0x00072000 0x00072000 0x001000>, /* ap 32 */ 100662306a36Sopenharmony_ci <0x00073000 0x00073000 0x001000>, /* ap 33 */ 100762306a36Sopenharmony_ci <0x00061000 0x00061000 0x001000>, /* ap 34 */ 100862306a36Sopenharmony_ci <0x00053000 0x00053000 0x001000>, /* ap 35 */ 100962306a36Sopenharmony_ci <0x00054000 0x00054000 0x001000>, /* ap 36 */ 101062306a36Sopenharmony_ci <0x000b2000 0x000b2000 0x001000>, /* ap 37 */ 101162306a36Sopenharmony_ci <0x000b3000 0x000b3000 0x001000>, /* ap 38 */ 101262306a36Sopenharmony_ci <0x00078000 0x00078000 0x001000>, /* ap 39 */ 101362306a36Sopenharmony_ci <0x00079000 0x00079000 0x001000>, /* ap 40 */ 101462306a36Sopenharmony_ci <0x00086000 0x00086000 0x001000>, /* ap 41 */ 101562306a36Sopenharmony_ci <0x00087000 0x00087000 0x001000>, /* ap 42 */ 101662306a36Sopenharmony_ci <0x00088000 0x00088000 0x001000>, /* ap 43 */ 101762306a36Sopenharmony_ci <0x00089000 0x00089000 0x001000>, /* ap 44 */ 101862306a36Sopenharmony_ci <0x00051000 0x00051000 0x001000>, /* ap 45 */ 101962306a36Sopenharmony_ci <0x00052000 0x00052000 0x001000>, /* ap 46 */ 102062306a36Sopenharmony_ci <0x00098000 0x00098000 0x001000>, /* ap 47 */ 102162306a36Sopenharmony_ci <0x00099000 0x00099000 0x001000>, /* ap 48 */ 102262306a36Sopenharmony_ci <0x0009a000 0x0009a000 0x001000>, /* ap 49 */ 102362306a36Sopenharmony_ci <0x0009b000 0x0009b000 0x001000>, /* ap 50 */ 102462306a36Sopenharmony_ci <0x0009c000 0x0009c000 0x001000>, /* ap 51 */ 102562306a36Sopenharmony_ci <0x0009d000 0x0009d000 0x001000>, /* ap 52 */ 102662306a36Sopenharmony_ci <0x00068000 0x00068000 0x001000>, /* ap 53 */ 102762306a36Sopenharmony_ci <0x00069000 0x00069000 0x001000>, /* ap 54 */ 102862306a36Sopenharmony_ci <0x00090000 0x00090000 0x002000>, /* ap 55 */ 102962306a36Sopenharmony_ci <0x00092000 0x00092000 0x001000>, /* ap 56 */ 103062306a36Sopenharmony_ci <0x000a4000 0x000a4000 0x001000>, /* ap 57 */ 103162306a36Sopenharmony_ci <0x000a5000 0x000a5000 0x001000>, 103262306a36Sopenharmony_ci <0x000a6000 0x000a6000 0x001000>, /* ap 58 */ 103362306a36Sopenharmony_ci <0x000a8000 0x000a8000 0x004000>, /* ap 59 */ 103462306a36Sopenharmony_ci <0x000ac000 0x000ac000 0x001000>, /* ap 60 */ 103562306a36Sopenharmony_ci <0x000ad000 0x000ad000 0x001000>, /* ap 61 */ 103662306a36Sopenharmony_ci <0x000ae000 0x000ae000 0x001000>, /* ap 62 */ 103762306a36Sopenharmony_ci <0x00066000 0x00066000 0x001000>, /* ap 63 */ 103862306a36Sopenharmony_ci <0x00067000 0x00067000 0x001000>, /* ap 64 */ 103962306a36Sopenharmony_ci <0x000b4000 0x000b4000 0x001000>, /* ap 65 */ 104062306a36Sopenharmony_ci <0x000b5000 0x000b5000 0x001000>, /* ap 66 */ 104162306a36Sopenharmony_ci <0x000b8000 0x000b8000 0x001000>, /* ap 67 */ 104262306a36Sopenharmony_ci <0x000b9000 0x000b9000 0x001000>, /* ap 68 */ 104362306a36Sopenharmony_ci <0x000ba000 0x000ba000 0x001000>, /* ap 69 */ 104462306a36Sopenharmony_ci <0x000bb000 0x000bb000 0x001000>, /* ap 70 */ 104562306a36Sopenharmony_ci <0x000d1000 0x000d1000 0x001000>, /* ap 71 */ 104662306a36Sopenharmony_ci <0x000d2000 0x000d2000 0x001000>, /* ap 72 */ 104762306a36Sopenharmony_ci <0x000d5000 0x000d5000 0x001000>, /* ap 73 */ 104862306a36Sopenharmony_ci <0x000d6000 0x000d6000 0x001000>, /* ap 74 */ 104962306a36Sopenharmony_ci <0x000a2000 0x000a2000 0x001000>, /* ap 75 */ 105062306a36Sopenharmony_ci <0x000a3000 0x000a3000 0x001000>, /* ap 76 */ 105162306a36Sopenharmony_ci <0x00001400 0x00001400 0x000400>, /* ap 77 */ 105262306a36Sopenharmony_ci <0x00001800 0x00001800 0x000400>, /* ap 78 */ 105362306a36Sopenharmony_ci <0x00001c00 0x00001c00 0x000400>, /* ap 79 */ 105462306a36Sopenharmony_ci <0x000a5000 0x000a5000 0x001000>, /* ap 80 */ 105562306a36Sopenharmony_ci <0x0007a000 0x0007a000 0x001000>, /* ap 81 */ 105662306a36Sopenharmony_ci <0x0007b000 0x0007b000 0x001000>, /* ap 82 */ 105762306a36Sopenharmony_ci <0x0007c000 0x0007c000 0x001000>, /* ap 83 */ 105862306a36Sopenharmony_ci <0x0007d000 0x0007d000 0x001000>; /* ap 84 */ 105962306a36Sopenharmony_ci 106062306a36Sopenharmony_ci target-module@20000 { /* 0x48020000, ap 3 04.0 */ 106162306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 106262306a36Sopenharmony_ci reg = <0x20050 0x4>, 106362306a36Sopenharmony_ci <0x20054 0x4>, 106462306a36Sopenharmony_ci <0x20058 0x4>; 106562306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 106662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 106762306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 106862306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 106962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 107062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 107162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 107262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 107362306a36Sopenharmony_ci ti,syss-mask = <1>; 107462306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 107562306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_UART3_CLKCTRL 0>; 107662306a36Sopenharmony_ci clock-names = "fck"; 107762306a36Sopenharmony_ci #address-cells = <1>; 107862306a36Sopenharmony_ci #size-cells = <1>; 107962306a36Sopenharmony_ci ranges = <0x0 0x20000 0x1000>; 108062306a36Sopenharmony_ci 108162306a36Sopenharmony_ci uart3: serial@0 { 108262306a36Sopenharmony_ci compatible = "ti,omap4-uart"; 108362306a36Sopenharmony_ci reg = <0x0 0x100>; 108462306a36Sopenharmony_ci interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 108562306a36Sopenharmony_ci clock-frequency = <48000000>; 108662306a36Sopenharmony_ci }; 108762306a36Sopenharmony_ci }; 108862306a36Sopenharmony_ci 108962306a36Sopenharmony_ci target-module@32000 { /* 0x48032000, ap 5 3e.0 */ 109062306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 109162306a36Sopenharmony_ci reg = <0x32000 0x4>, 109262306a36Sopenharmony_ci <0x32010 0x4>; 109362306a36Sopenharmony_ci reg-names = "rev", "sysc"; 109462306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 109562306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 109662306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 109762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 109862306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 109962306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 110062306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 110162306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_TIMER2_CLKCTRL 0>; 110262306a36Sopenharmony_ci clock-names = "fck"; 110362306a36Sopenharmony_ci #address-cells = <1>; 110462306a36Sopenharmony_ci #size-cells = <1>; 110562306a36Sopenharmony_ci ranges = <0x0 0x32000 0x1000>; 110662306a36Sopenharmony_ci 110762306a36Sopenharmony_ci timer2: timer@0 { 110862306a36Sopenharmony_ci compatible = "ti,omap5430-timer"; 110962306a36Sopenharmony_ci reg = <0x0 0x80>; 111062306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_TIMER2_CLKCTRL 24>, 111162306a36Sopenharmony_ci <&sys_clkin>; 111262306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 111362306a36Sopenharmony_ci interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 111462306a36Sopenharmony_ci }; 111562306a36Sopenharmony_ci }; 111662306a36Sopenharmony_ci 111762306a36Sopenharmony_ci target-module@34000 { /* 0x48034000, ap 7 46.0 */ 111862306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 111962306a36Sopenharmony_ci reg = <0x34000 0x4>, 112062306a36Sopenharmony_ci <0x34010 0x4>; 112162306a36Sopenharmony_ci reg-names = "rev", "sysc"; 112262306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 112362306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 112462306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 112562306a36Sopenharmony_ci <SYSC_IDLE_NO>, 112662306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 112762306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 112862306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 112962306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_TIMER3_CLKCTRL 0>; 113062306a36Sopenharmony_ci clock-names = "fck"; 113162306a36Sopenharmony_ci #address-cells = <1>; 113262306a36Sopenharmony_ci #size-cells = <1>; 113362306a36Sopenharmony_ci ranges = <0x0 0x34000 0x1000>; 113462306a36Sopenharmony_ci 113562306a36Sopenharmony_ci timer3: timer@0 { 113662306a36Sopenharmony_ci compatible = "ti,omap5430-timer"; 113762306a36Sopenharmony_ci reg = <0x0 0x80>; 113862306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_TIMER3_CLKCTRL 24>, 113962306a36Sopenharmony_ci <&sys_clkin>; 114062306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 114162306a36Sopenharmony_ci interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 114262306a36Sopenharmony_ci }; 114362306a36Sopenharmony_ci }; 114462306a36Sopenharmony_ci 114562306a36Sopenharmony_ci target-module@36000 { /* 0x48036000, ap 9 4e.0 */ 114662306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 114762306a36Sopenharmony_ci reg = <0x36000 0x4>, 114862306a36Sopenharmony_ci <0x36010 0x4>; 114962306a36Sopenharmony_ci reg-names = "rev", "sysc"; 115062306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 115162306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 115262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 115362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 115462306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 115562306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 115662306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 115762306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_TIMER4_CLKCTRL 0>; 115862306a36Sopenharmony_ci clock-names = "fck"; 115962306a36Sopenharmony_ci #address-cells = <1>; 116062306a36Sopenharmony_ci #size-cells = <1>; 116162306a36Sopenharmony_ci ranges = <0x0 0x36000 0x1000>; 116262306a36Sopenharmony_ci 116362306a36Sopenharmony_ci timer4: timer@0 { 116462306a36Sopenharmony_ci compatible = "ti,omap5430-timer"; 116562306a36Sopenharmony_ci reg = <0x0 0x80>; 116662306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_TIMER4_CLKCTRL 24>, 116762306a36Sopenharmony_ci <&sys_clkin>; 116862306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 116962306a36Sopenharmony_ci interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 117062306a36Sopenharmony_ci }; 117162306a36Sopenharmony_ci }; 117262306a36Sopenharmony_ci 117362306a36Sopenharmony_ci target-module@3e000 { /* 0x4803e000, ap 11 56.0 */ 117462306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 117562306a36Sopenharmony_ci reg = <0x3e000 0x4>, 117662306a36Sopenharmony_ci <0x3e010 0x4>; 117762306a36Sopenharmony_ci reg-names = "rev", "sysc"; 117862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 117962306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 118062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 118162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 118262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 118362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 118462306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 118562306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_TIMER9_CLKCTRL 0>; 118662306a36Sopenharmony_ci clock-names = "fck"; 118762306a36Sopenharmony_ci #address-cells = <1>; 118862306a36Sopenharmony_ci #size-cells = <1>; 118962306a36Sopenharmony_ci ranges = <0x0 0x3e000 0x1000>; 119062306a36Sopenharmony_ci 119162306a36Sopenharmony_ci timer9: timer@0 { 119262306a36Sopenharmony_ci compatible = "ti,omap5430-timer"; 119362306a36Sopenharmony_ci reg = <0x0 0x80>; 119462306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_TIMER9_CLKCTRL 24>, 119562306a36Sopenharmony_ci <&sys_clkin>; 119662306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 119762306a36Sopenharmony_ci interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 119862306a36Sopenharmony_ci ti,timer-pwm; 119962306a36Sopenharmony_ci }; 120062306a36Sopenharmony_ci }; 120162306a36Sopenharmony_ci 120262306a36Sopenharmony_ci target-module@51000 { /* 0x48051000, ap 45 2e.0 */ 120362306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 120462306a36Sopenharmony_ci reg = <0x51000 0x4>, 120562306a36Sopenharmony_ci <0x51010 0x4>, 120662306a36Sopenharmony_ci <0x51114 0x4>; 120762306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 120862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 120962306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 121062306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 121162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 121262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 121362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 121462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 121562306a36Sopenharmony_ci ti,syss-mask = <1>; 121662306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 121762306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_GPIO7_CLKCTRL 0>, 121862306a36Sopenharmony_ci <&l4per_clkctrl OMAP5_GPIO7_CLKCTRL 8>; 121962306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 122062306a36Sopenharmony_ci #address-cells = <1>; 122162306a36Sopenharmony_ci #size-cells = <1>; 122262306a36Sopenharmony_ci ranges = <0x0 0x51000 0x1000>; 122362306a36Sopenharmony_ci 122462306a36Sopenharmony_ci gpio7: gpio@0 { 122562306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 122662306a36Sopenharmony_ci reg = <0x0 0x200>; 122762306a36Sopenharmony_ci interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 122862306a36Sopenharmony_ci gpio-controller; 122962306a36Sopenharmony_ci #gpio-cells = <2>; 123062306a36Sopenharmony_ci interrupt-controller; 123162306a36Sopenharmony_ci #interrupt-cells = <2>; 123262306a36Sopenharmony_ci }; 123362306a36Sopenharmony_ci }; 123462306a36Sopenharmony_ci 123562306a36Sopenharmony_ci target-module@53000 { /* 0x48053000, ap 35 36.0 */ 123662306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 123762306a36Sopenharmony_ci reg = <0x53000 0x4>, 123862306a36Sopenharmony_ci <0x53010 0x4>, 123962306a36Sopenharmony_ci <0x53114 0x4>; 124062306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 124162306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 124262306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 124362306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 124462306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 124562306a36Sopenharmony_ci <SYSC_IDLE_NO>, 124662306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 124762306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 124862306a36Sopenharmony_ci ti,syss-mask = <1>; 124962306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 125062306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_GPIO8_CLKCTRL 0>, 125162306a36Sopenharmony_ci <&l4per_clkctrl OMAP5_GPIO8_CLKCTRL 8>; 125262306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 125362306a36Sopenharmony_ci #address-cells = <1>; 125462306a36Sopenharmony_ci #size-cells = <1>; 125562306a36Sopenharmony_ci ranges = <0x0 0x53000 0x1000>; 125662306a36Sopenharmony_ci 125762306a36Sopenharmony_ci gpio8: gpio@0 { 125862306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 125962306a36Sopenharmony_ci reg = <0x0 0x200>; 126062306a36Sopenharmony_ci interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 126162306a36Sopenharmony_ci gpio-controller; 126262306a36Sopenharmony_ci #gpio-cells = <2>; 126362306a36Sopenharmony_ci interrupt-controller; 126462306a36Sopenharmony_ci #interrupt-cells = <2>; 126562306a36Sopenharmony_ci }; 126662306a36Sopenharmony_ci }; 126762306a36Sopenharmony_ci 126862306a36Sopenharmony_ci target-module@55000 { /* 0x48055000, ap 13 0e.0 */ 126962306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 127062306a36Sopenharmony_ci reg = <0x55000 0x4>, 127162306a36Sopenharmony_ci <0x55010 0x4>, 127262306a36Sopenharmony_ci <0x55114 0x4>; 127362306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 127462306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 127562306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 127662306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 127762306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 127862306a36Sopenharmony_ci <SYSC_IDLE_NO>, 127962306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 128062306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 128162306a36Sopenharmony_ci ti,syss-mask = <1>; 128262306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 128362306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_GPIO2_CLKCTRL 0>, 128462306a36Sopenharmony_ci <&l4per_clkctrl OMAP5_GPIO2_CLKCTRL 8>; 128562306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 128662306a36Sopenharmony_ci #address-cells = <1>; 128762306a36Sopenharmony_ci #size-cells = <1>; 128862306a36Sopenharmony_ci ranges = <0x0 0x55000 0x1000>; 128962306a36Sopenharmony_ci 129062306a36Sopenharmony_ci gpio2: gpio@0 { 129162306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 129262306a36Sopenharmony_ci reg = <0x0 0x200>; 129362306a36Sopenharmony_ci interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 129462306a36Sopenharmony_ci gpio-controller; 129562306a36Sopenharmony_ci #gpio-cells = <2>; 129662306a36Sopenharmony_ci interrupt-controller; 129762306a36Sopenharmony_ci #interrupt-cells = <2>; 129862306a36Sopenharmony_ci }; 129962306a36Sopenharmony_ci }; 130062306a36Sopenharmony_ci 130162306a36Sopenharmony_ci target-module@57000 { /* 0x48057000, ap 15 06.0 */ 130262306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 130362306a36Sopenharmony_ci reg = <0x57000 0x4>, 130462306a36Sopenharmony_ci <0x57010 0x4>, 130562306a36Sopenharmony_ci <0x57114 0x4>; 130662306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 130762306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 130862306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 130962306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 131062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 131162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 131262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 131362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 131462306a36Sopenharmony_ci ti,syss-mask = <1>; 131562306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 131662306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_GPIO3_CLKCTRL 0>, 131762306a36Sopenharmony_ci <&l4per_clkctrl OMAP5_GPIO3_CLKCTRL 8>; 131862306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 131962306a36Sopenharmony_ci #address-cells = <1>; 132062306a36Sopenharmony_ci #size-cells = <1>; 132162306a36Sopenharmony_ci ranges = <0x0 0x57000 0x1000>; 132262306a36Sopenharmony_ci 132362306a36Sopenharmony_ci gpio3: gpio@0 { 132462306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 132562306a36Sopenharmony_ci reg = <0x0 0x200>; 132662306a36Sopenharmony_ci interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 132762306a36Sopenharmony_ci gpio-controller; 132862306a36Sopenharmony_ci #gpio-cells = <2>; 132962306a36Sopenharmony_ci interrupt-controller; 133062306a36Sopenharmony_ci #interrupt-cells = <2>; 133162306a36Sopenharmony_ci }; 133262306a36Sopenharmony_ci }; 133362306a36Sopenharmony_ci 133462306a36Sopenharmony_ci target-module@59000 { /* 0x48059000, ap 17 16.0 */ 133562306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 133662306a36Sopenharmony_ci reg = <0x59000 0x4>, 133762306a36Sopenharmony_ci <0x59010 0x4>, 133862306a36Sopenharmony_ci <0x59114 0x4>; 133962306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 134062306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 134162306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 134262306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 134362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 134462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 134562306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 134662306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 134762306a36Sopenharmony_ci ti,syss-mask = <1>; 134862306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 134962306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_GPIO4_CLKCTRL 0>, 135062306a36Sopenharmony_ci <&l4per_clkctrl OMAP5_GPIO4_CLKCTRL 8>; 135162306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 135262306a36Sopenharmony_ci #address-cells = <1>; 135362306a36Sopenharmony_ci #size-cells = <1>; 135462306a36Sopenharmony_ci ranges = <0x0 0x59000 0x1000>; 135562306a36Sopenharmony_ci 135662306a36Sopenharmony_ci gpio4: gpio@0 { 135762306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 135862306a36Sopenharmony_ci reg = <0x0 0x200>; 135962306a36Sopenharmony_ci interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 136062306a36Sopenharmony_ci gpio-controller; 136162306a36Sopenharmony_ci #gpio-cells = <2>; 136262306a36Sopenharmony_ci interrupt-controller; 136362306a36Sopenharmony_ci #interrupt-cells = <2>; 136462306a36Sopenharmony_ci }; 136562306a36Sopenharmony_ci }; 136662306a36Sopenharmony_ci 136762306a36Sopenharmony_ci target-module@5b000 { /* 0x4805b000, ap 19 1e.0 */ 136862306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 136962306a36Sopenharmony_ci reg = <0x5b000 0x4>, 137062306a36Sopenharmony_ci <0x5b010 0x4>, 137162306a36Sopenharmony_ci <0x5b114 0x4>; 137262306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 137362306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 137462306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 137562306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 137662306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 137762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 137862306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 137962306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 138062306a36Sopenharmony_ci ti,syss-mask = <1>; 138162306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 138262306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_GPIO5_CLKCTRL 0>, 138362306a36Sopenharmony_ci <&l4per_clkctrl OMAP5_GPIO5_CLKCTRL 8>; 138462306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 138562306a36Sopenharmony_ci #address-cells = <1>; 138662306a36Sopenharmony_ci #size-cells = <1>; 138762306a36Sopenharmony_ci ranges = <0x0 0x5b000 0x1000>; 138862306a36Sopenharmony_ci 138962306a36Sopenharmony_ci gpio5: gpio@0 { 139062306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 139162306a36Sopenharmony_ci reg = <0x0 0x200>; 139262306a36Sopenharmony_ci interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 139362306a36Sopenharmony_ci gpio-controller; 139462306a36Sopenharmony_ci #gpio-cells = <2>; 139562306a36Sopenharmony_ci interrupt-controller; 139662306a36Sopenharmony_ci #interrupt-cells = <2>; 139762306a36Sopenharmony_ci }; 139862306a36Sopenharmony_ci }; 139962306a36Sopenharmony_ci 140062306a36Sopenharmony_ci target-module@5d000 { /* 0x4805d000, ap 21 26.0 */ 140162306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 140262306a36Sopenharmony_ci reg = <0x5d000 0x4>, 140362306a36Sopenharmony_ci <0x5d010 0x4>, 140462306a36Sopenharmony_ci <0x5d114 0x4>; 140562306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 140662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 140762306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 140862306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 140962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 141062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 141162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 141262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 141362306a36Sopenharmony_ci ti,syss-mask = <1>; 141462306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 141562306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_GPIO6_CLKCTRL 0>, 141662306a36Sopenharmony_ci <&l4per_clkctrl OMAP5_GPIO6_CLKCTRL 8>; 141762306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 141862306a36Sopenharmony_ci #address-cells = <1>; 141962306a36Sopenharmony_ci #size-cells = <1>; 142062306a36Sopenharmony_ci ranges = <0x0 0x5d000 0x1000>; 142162306a36Sopenharmony_ci 142262306a36Sopenharmony_ci gpio6: gpio@0 { 142362306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 142462306a36Sopenharmony_ci reg = <0x0 0x200>; 142562306a36Sopenharmony_ci interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 142662306a36Sopenharmony_ci gpio-controller; 142762306a36Sopenharmony_ci #gpio-cells = <2>; 142862306a36Sopenharmony_ci interrupt-controller; 142962306a36Sopenharmony_ci #interrupt-cells = <2>; 143062306a36Sopenharmony_ci }; 143162306a36Sopenharmony_ci }; 143262306a36Sopenharmony_ci 143362306a36Sopenharmony_ci target-module@60000 { /* 0x48060000, ap 23 24.0 */ 143462306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 143562306a36Sopenharmony_ci reg = <0x60000 0x8>, 143662306a36Sopenharmony_ci <0x60010 0x8>, 143762306a36Sopenharmony_ci <0x60090 0x8>; 143862306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 143962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 144062306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 144162306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 144262306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 144362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 144462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 144562306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 144662306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 144762306a36Sopenharmony_ci ti,syss-mask = <1>; 144862306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 144962306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_I2C3_CLKCTRL 0>; 145062306a36Sopenharmony_ci clock-names = "fck"; 145162306a36Sopenharmony_ci #address-cells = <1>; 145262306a36Sopenharmony_ci #size-cells = <1>; 145362306a36Sopenharmony_ci ranges = <0x0 0x60000 0x1000>; 145462306a36Sopenharmony_ci 145562306a36Sopenharmony_ci i2c3: i2c@0 { 145662306a36Sopenharmony_ci compatible = "ti,omap4-i2c"; 145762306a36Sopenharmony_ci reg = <0x0 0x100>; 145862306a36Sopenharmony_ci interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 145962306a36Sopenharmony_ci #address-cells = <1>; 146062306a36Sopenharmony_ci #size-cells = <0>; 146162306a36Sopenharmony_ci }; 146262306a36Sopenharmony_ci }; 146362306a36Sopenharmony_ci 146462306a36Sopenharmony_ci target-module@66000 { /* 0x48066000, ap 63 4c.0 */ 146562306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 146662306a36Sopenharmony_ci reg = <0x66050 0x4>, 146762306a36Sopenharmony_ci <0x66054 0x4>, 146862306a36Sopenharmony_ci <0x66058 0x4>; 146962306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 147062306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 147162306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 147262306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 147362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 147462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 147562306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 147662306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 147762306a36Sopenharmony_ci ti,syss-mask = <1>; 147862306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 147962306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_UART5_CLKCTRL 0>; 148062306a36Sopenharmony_ci clock-names = "fck"; 148162306a36Sopenharmony_ci #address-cells = <1>; 148262306a36Sopenharmony_ci #size-cells = <1>; 148362306a36Sopenharmony_ci ranges = <0x0 0x66000 0x1000>; 148462306a36Sopenharmony_ci 148562306a36Sopenharmony_ci uart5: serial@0 { 148662306a36Sopenharmony_ci compatible = "ti,omap4-uart"; 148762306a36Sopenharmony_ci reg = <0x0 0x100>; 148862306a36Sopenharmony_ci interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 148962306a36Sopenharmony_ci clock-frequency = <48000000>; 149062306a36Sopenharmony_ci }; 149162306a36Sopenharmony_ci }; 149262306a36Sopenharmony_ci 149362306a36Sopenharmony_ci target-module@68000 { /* 0x48068000, ap 53 54.0 */ 149462306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 149562306a36Sopenharmony_ci reg = <0x68050 0x4>, 149662306a36Sopenharmony_ci <0x68054 0x4>, 149762306a36Sopenharmony_ci <0x68058 0x4>; 149862306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 149962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 150062306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 150162306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 150262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 150362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 150462306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 150562306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 150662306a36Sopenharmony_ci ti,syss-mask = <1>; 150762306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 150862306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_UART6_CLKCTRL 0>; 150962306a36Sopenharmony_ci clock-names = "fck"; 151062306a36Sopenharmony_ci #address-cells = <1>; 151162306a36Sopenharmony_ci #size-cells = <1>; 151262306a36Sopenharmony_ci ranges = <0x0 0x68000 0x1000>; 151362306a36Sopenharmony_ci 151462306a36Sopenharmony_ci uart6: serial@0 { 151562306a36Sopenharmony_ci compatible = "ti,omap4-uart"; 151662306a36Sopenharmony_ci reg = <0x0 0x100>; 151762306a36Sopenharmony_ci interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 151862306a36Sopenharmony_ci clock-frequency = <48000000>; 151962306a36Sopenharmony_ci }; 152062306a36Sopenharmony_ci }; 152162306a36Sopenharmony_ci 152262306a36Sopenharmony_ci target-module@6a000 { /* 0x4806a000, ap 24 0a.0 */ 152362306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 152462306a36Sopenharmony_ci reg = <0x6a050 0x4>, 152562306a36Sopenharmony_ci <0x6a054 0x4>, 152662306a36Sopenharmony_ci <0x6a058 0x4>; 152762306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 152862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 152962306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 153062306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 153162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 153262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 153362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 153462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 153562306a36Sopenharmony_ci ti,syss-mask = <1>; 153662306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 153762306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_UART1_CLKCTRL 0>; 153862306a36Sopenharmony_ci clock-names = "fck"; 153962306a36Sopenharmony_ci #address-cells = <1>; 154062306a36Sopenharmony_ci #size-cells = <1>; 154162306a36Sopenharmony_ci ranges = <0x0 0x6a000 0x1000>; 154262306a36Sopenharmony_ci 154362306a36Sopenharmony_ci uart1: serial@0 { 154462306a36Sopenharmony_ci compatible = "ti,omap4-uart"; 154562306a36Sopenharmony_ci reg = <0x0 0x100>; 154662306a36Sopenharmony_ci interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 154762306a36Sopenharmony_ci clock-frequency = <48000000>; 154862306a36Sopenharmony_ci }; 154962306a36Sopenharmony_ci }; 155062306a36Sopenharmony_ci 155162306a36Sopenharmony_ci target-module@6c000 { /* 0x4806c000, ap 26 22.0 */ 155262306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 155362306a36Sopenharmony_ci reg = <0x6c050 0x4>, 155462306a36Sopenharmony_ci <0x6c054 0x4>, 155562306a36Sopenharmony_ci <0x6c058 0x4>; 155662306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 155762306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 155862306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 155962306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 156062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 156162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 156262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 156362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 156462306a36Sopenharmony_ci ti,syss-mask = <1>; 156562306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 156662306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_UART2_CLKCTRL 0>; 156762306a36Sopenharmony_ci clock-names = "fck"; 156862306a36Sopenharmony_ci #address-cells = <1>; 156962306a36Sopenharmony_ci #size-cells = <1>; 157062306a36Sopenharmony_ci ranges = <0x0 0x6c000 0x1000>; 157162306a36Sopenharmony_ci 157262306a36Sopenharmony_ci uart2: serial@0 { 157362306a36Sopenharmony_ci compatible = "ti,omap4-uart"; 157462306a36Sopenharmony_ci reg = <0x0 0x100>; 157562306a36Sopenharmony_ci interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 157662306a36Sopenharmony_ci clock-frequency = <48000000>; 157762306a36Sopenharmony_ci }; 157862306a36Sopenharmony_ci }; 157962306a36Sopenharmony_ci 158062306a36Sopenharmony_ci target-module@6e000 { /* 0x4806e000, ap 28 44.1 */ 158162306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 158262306a36Sopenharmony_ci reg = <0x6e050 0x4>, 158362306a36Sopenharmony_ci <0x6e054 0x4>, 158462306a36Sopenharmony_ci <0x6e058 0x4>; 158562306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 158662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 158762306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 158862306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 158962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 159062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 159162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 159262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 159362306a36Sopenharmony_ci ti,syss-mask = <1>; 159462306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 159562306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_UART4_CLKCTRL 0>; 159662306a36Sopenharmony_ci clock-names = "fck"; 159762306a36Sopenharmony_ci #address-cells = <1>; 159862306a36Sopenharmony_ci #size-cells = <1>; 159962306a36Sopenharmony_ci ranges = <0x0 0x6e000 0x1000>; 160062306a36Sopenharmony_ci 160162306a36Sopenharmony_ci uart4: serial@0 { 160262306a36Sopenharmony_ci compatible = "ti,omap4-uart"; 160362306a36Sopenharmony_ci reg = <0x0 0x100>; 160462306a36Sopenharmony_ci interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 160562306a36Sopenharmony_ci clock-frequency = <48000000>; 160662306a36Sopenharmony_ci }; 160762306a36Sopenharmony_ci }; 160862306a36Sopenharmony_ci 160962306a36Sopenharmony_ci target-module@70000 { /* 0x48070000, ap 30 14.0 */ 161062306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 161162306a36Sopenharmony_ci reg = <0x70000 0x8>, 161262306a36Sopenharmony_ci <0x70010 0x8>, 161362306a36Sopenharmony_ci <0x70090 0x8>; 161462306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 161562306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 161662306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 161762306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 161862306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 161962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 162062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 162162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 162262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 162362306a36Sopenharmony_ci ti,syss-mask = <1>; 162462306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 162562306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_I2C1_CLKCTRL 0>; 162662306a36Sopenharmony_ci clock-names = "fck"; 162762306a36Sopenharmony_ci #address-cells = <1>; 162862306a36Sopenharmony_ci #size-cells = <1>; 162962306a36Sopenharmony_ci ranges = <0x0 0x70000 0x1000>; 163062306a36Sopenharmony_ci 163162306a36Sopenharmony_ci i2c1: i2c@0 { 163262306a36Sopenharmony_ci compatible = "ti,omap4-i2c"; 163362306a36Sopenharmony_ci reg = <0x0 0x100>; 163462306a36Sopenharmony_ci interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 163562306a36Sopenharmony_ci #address-cells = <1>; 163662306a36Sopenharmony_ci #size-cells = <0>; 163762306a36Sopenharmony_ci }; 163862306a36Sopenharmony_ci }; 163962306a36Sopenharmony_ci 164062306a36Sopenharmony_ci target-module@72000 { /* 0x48072000, ap 32 1c.0 */ 164162306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 164262306a36Sopenharmony_ci reg = <0x72000 0x8>, 164362306a36Sopenharmony_ci <0x72010 0x8>, 164462306a36Sopenharmony_ci <0x72090 0x8>; 164562306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 164662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 164762306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 164862306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 164962306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 165062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 165162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 165262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 165362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 165462306a36Sopenharmony_ci ti,syss-mask = <1>; 165562306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 165662306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_I2C2_CLKCTRL 0>; 165762306a36Sopenharmony_ci clock-names = "fck"; 165862306a36Sopenharmony_ci #address-cells = <1>; 165962306a36Sopenharmony_ci #size-cells = <1>; 166062306a36Sopenharmony_ci ranges = <0x0 0x72000 0x1000>; 166162306a36Sopenharmony_ci 166262306a36Sopenharmony_ci i2c2: i2c@0 { 166362306a36Sopenharmony_ci compatible = "ti,omap4-i2c"; 166462306a36Sopenharmony_ci reg = <0x0 0x100>; 166562306a36Sopenharmony_ci interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 166662306a36Sopenharmony_ci #address-cells = <1>; 166762306a36Sopenharmony_ci #size-cells = <0>; 166862306a36Sopenharmony_ci }; 166962306a36Sopenharmony_ci }; 167062306a36Sopenharmony_ci 167162306a36Sopenharmony_ci target-module@78000 { /* 0x48078000, ap 39 12.0 */ 167262306a36Sopenharmony_ci compatible = "ti,sysc"; 167362306a36Sopenharmony_ci status = "disabled"; 167462306a36Sopenharmony_ci #address-cells = <1>; 167562306a36Sopenharmony_ci #size-cells = <1>; 167662306a36Sopenharmony_ci ranges = <0x0 0x78000 0x1000>; 167762306a36Sopenharmony_ci }; 167862306a36Sopenharmony_ci 167962306a36Sopenharmony_ci target-module@7a000 { /* 0x4807a000, ap 81 2c.0 */ 168062306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 168162306a36Sopenharmony_ci reg = <0x7a000 0x8>, 168262306a36Sopenharmony_ci <0x7a010 0x8>, 168362306a36Sopenharmony_ci <0x7a090 0x8>; 168462306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 168562306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 168662306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 168762306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 168862306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 168962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 169062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 169162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 169262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 169362306a36Sopenharmony_ci ti,syss-mask = <1>; 169462306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 169562306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_I2C4_CLKCTRL 0>; 169662306a36Sopenharmony_ci clock-names = "fck"; 169762306a36Sopenharmony_ci #address-cells = <1>; 169862306a36Sopenharmony_ci #size-cells = <1>; 169962306a36Sopenharmony_ci ranges = <0x0 0x7a000 0x1000>; 170062306a36Sopenharmony_ci 170162306a36Sopenharmony_ci i2c4: i2c@0 { 170262306a36Sopenharmony_ci compatible = "ti,omap4-i2c"; 170362306a36Sopenharmony_ci reg = <0x0 0x100>; 170462306a36Sopenharmony_ci interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 170562306a36Sopenharmony_ci #address-cells = <1>; 170662306a36Sopenharmony_ci #size-cells = <0>; 170762306a36Sopenharmony_ci }; 170862306a36Sopenharmony_ci }; 170962306a36Sopenharmony_ci 171062306a36Sopenharmony_ci target-module@7c000 { /* 0x4807c000, ap 83 34.0 */ 171162306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 171262306a36Sopenharmony_ci reg = <0x7c000 0x8>, 171362306a36Sopenharmony_ci <0x7c010 0x8>, 171462306a36Sopenharmony_ci <0x7c090 0x8>; 171562306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 171662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 171762306a36Sopenharmony_ci SYSC_OMAP2_ENAWAKEUP | 171862306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 171962306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 172062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 172162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 172262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 172362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 172462306a36Sopenharmony_ci ti,syss-mask = <1>; 172562306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 172662306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_I2C5_CLKCTRL 0>; 172762306a36Sopenharmony_ci clock-names = "fck"; 172862306a36Sopenharmony_ci #address-cells = <1>; 172962306a36Sopenharmony_ci #size-cells = <1>; 173062306a36Sopenharmony_ci ranges = <0x0 0x7c000 0x1000>; 173162306a36Sopenharmony_ci 173262306a36Sopenharmony_ci i2c5: i2c@0 { 173362306a36Sopenharmony_ci compatible = "ti,omap4-i2c"; 173462306a36Sopenharmony_ci reg = <0x0 0x100>; 173562306a36Sopenharmony_ci interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 173662306a36Sopenharmony_ci #address-cells = <1>; 173762306a36Sopenharmony_ci #size-cells = <0>; 173862306a36Sopenharmony_ci }; 173962306a36Sopenharmony_ci }; 174062306a36Sopenharmony_ci 174162306a36Sopenharmony_ci target-module@86000 { /* 0x48086000, ap 41 5e.0 */ 174262306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 174362306a36Sopenharmony_ci reg = <0x86000 0x4>, 174462306a36Sopenharmony_ci <0x86010 0x4>; 174562306a36Sopenharmony_ci reg-names = "rev", "sysc"; 174662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 174762306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 174862306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 174962306a36Sopenharmony_ci <SYSC_IDLE_NO>, 175062306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 175162306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 175262306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 175362306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_TIMER10_CLKCTRL 0>; 175462306a36Sopenharmony_ci clock-names = "fck"; 175562306a36Sopenharmony_ci #address-cells = <1>; 175662306a36Sopenharmony_ci #size-cells = <1>; 175762306a36Sopenharmony_ci ranges = <0x0 0x86000 0x1000>; 175862306a36Sopenharmony_ci 175962306a36Sopenharmony_ci timer10: timer@0 { 176062306a36Sopenharmony_ci compatible = "ti,omap5430-timer"; 176162306a36Sopenharmony_ci reg = <0x0 0x80>; 176262306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_TIMER10_CLKCTRL 24>, 176362306a36Sopenharmony_ci <&sys_clkin>; 176462306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 176562306a36Sopenharmony_ci interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 176662306a36Sopenharmony_ci ti,timer-pwm; 176762306a36Sopenharmony_ci }; 176862306a36Sopenharmony_ci }; 176962306a36Sopenharmony_ci 177062306a36Sopenharmony_ci target-module@88000 { /* 0x48088000, ap 43 66.0 */ 177162306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 177262306a36Sopenharmony_ci reg = <0x88000 0x4>, 177362306a36Sopenharmony_ci <0x88010 0x4>; 177462306a36Sopenharmony_ci reg-names = "rev", "sysc"; 177562306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 177662306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 177762306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 177862306a36Sopenharmony_ci <SYSC_IDLE_NO>, 177962306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 178062306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 178162306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 178262306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_TIMER11_CLKCTRL 0>; 178362306a36Sopenharmony_ci clock-names = "fck"; 178462306a36Sopenharmony_ci #address-cells = <1>; 178562306a36Sopenharmony_ci #size-cells = <1>; 178662306a36Sopenharmony_ci ranges = <0x0 0x88000 0x1000>; 178762306a36Sopenharmony_ci 178862306a36Sopenharmony_ci timer11: timer@0 { 178962306a36Sopenharmony_ci compatible = "ti,omap5430-timer"; 179062306a36Sopenharmony_ci reg = <0x0 0x80>; 179162306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_TIMER11_CLKCTRL 24>, 179262306a36Sopenharmony_ci <&sys_clkin>; 179362306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 179462306a36Sopenharmony_ci interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 179562306a36Sopenharmony_ci ti,timer-pwm; 179662306a36Sopenharmony_ci }; 179762306a36Sopenharmony_ci }; 179862306a36Sopenharmony_ci 179962306a36Sopenharmony_ci rng_target: target-module@90000 { /* 0x48090000, ap 55 1a.0 */ 180062306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 180162306a36Sopenharmony_ci reg = <0x91fe0 0x4>, 180262306a36Sopenharmony_ci <0x91fe4 0x4>; 180362306a36Sopenharmony_ci reg-names = "rev", "sysc"; 180462306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_AUTOIDLE)>; 180562306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 180662306a36Sopenharmony_ci <SYSC_IDLE_NO>; 180762306a36Sopenharmony_ci /* Domains (P, C): l4per_pwrdm, l4sec_clkdm */ 180862306a36Sopenharmony_ci clocks = <&l4sec_clkctrl OMAP5_RNG_CLKCTRL 0>; 180962306a36Sopenharmony_ci clock-names = "fck"; 181062306a36Sopenharmony_ci #address-cells = <1>; 181162306a36Sopenharmony_ci #size-cells = <1>; 181262306a36Sopenharmony_ci ranges = <0x0 0x90000 0x2000>; 181362306a36Sopenharmony_ci 181462306a36Sopenharmony_ci rng: rng@0 { 181562306a36Sopenharmony_ci compatible = "ti,omap4-rng"; 181662306a36Sopenharmony_ci reg = <0x0 0x2000>; 181762306a36Sopenharmony_ci interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 181862306a36Sopenharmony_ci }; 181962306a36Sopenharmony_ci }; 182062306a36Sopenharmony_ci 182162306a36Sopenharmony_ci target-module@98000 { /* 0x48098000, ap 47 08.0 */ 182262306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 182362306a36Sopenharmony_ci reg = <0x98000 0x4>, 182462306a36Sopenharmony_ci <0x98010 0x4>; 182562306a36Sopenharmony_ci reg-names = "rev", "sysc"; 182662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 182762306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 182862306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 182962306a36Sopenharmony_ci <SYSC_IDLE_NO>, 183062306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 183162306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 183262306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 183362306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_MCSPI1_CLKCTRL 0>; 183462306a36Sopenharmony_ci clock-names = "fck"; 183562306a36Sopenharmony_ci #address-cells = <1>; 183662306a36Sopenharmony_ci #size-cells = <1>; 183762306a36Sopenharmony_ci ranges = <0x0 0x98000 0x1000>; 183862306a36Sopenharmony_ci 183962306a36Sopenharmony_ci mcspi1: spi@0 { 184062306a36Sopenharmony_ci compatible = "ti,omap4-mcspi"; 184162306a36Sopenharmony_ci reg = <0x0 0x200>; 184262306a36Sopenharmony_ci interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 184362306a36Sopenharmony_ci #address-cells = <1>; 184462306a36Sopenharmony_ci #size-cells = <0>; 184562306a36Sopenharmony_ci ti,spi-num-cs = <4>; 184662306a36Sopenharmony_ci dmas = <&sdma 35>, 184762306a36Sopenharmony_ci <&sdma 36>, 184862306a36Sopenharmony_ci <&sdma 37>, 184962306a36Sopenharmony_ci <&sdma 38>, 185062306a36Sopenharmony_ci <&sdma 39>, 185162306a36Sopenharmony_ci <&sdma 40>, 185262306a36Sopenharmony_ci <&sdma 41>, 185362306a36Sopenharmony_ci <&sdma 42>; 185462306a36Sopenharmony_ci dma-names = "tx0", "rx0", "tx1", "rx1", 185562306a36Sopenharmony_ci "tx2", "rx2", "tx3", "rx3"; 185662306a36Sopenharmony_ci }; 185762306a36Sopenharmony_ci }; 185862306a36Sopenharmony_ci 185962306a36Sopenharmony_ci target-module@9a000 { /* 0x4809a000, ap 49 10.0 */ 186062306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 186162306a36Sopenharmony_ci reg = <0x9a000 0x4>, 186262306a36Sopenharmony_ci <0x9a010 0x4>; 186362306a36Sopenharmony_ci reg-names = "rev", "sysc"; 186462306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 186562306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 186662306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 186762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 186862306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 186962306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 187062306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 187162306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_MCSPI2_CLKCTRL 0>; 187262306a36Sopenharmony_ci clock-names = "fck"; 187362306a36Sopenharmony_ci #address-cells = <1>; 187462306a36Sopenharmony_ci #size-cells = <1>; 187562306a36Sopenharmony_ci ranges = <0x0 0x9a000 0x1000>; 187662306a36Sopenharmony_ci 187762306a36Sopenharmony_ci mcspi2: spi@0 { 187862306a36Sopenharmony_ci compatible = "ti,omap4-mcspi"; 187962306a36Sopenharmony_ci reg = <0x0 0x200>; 188062306a36Sopenharmony_ci interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 188162306a36Sopenharmony_ci #address-cells = <1>; 188262306a36Sopenharmony_ci #size-cells = <0>; 188362306a36Sopenharmony_ci ti,spi-num-cs = <2>; 188462306a36Sopenharmony_ci dmas = <&sdma 43>, 188562306a36Sopenharmony_ci <&sdma 44>, 188662306a36Sopenharmony_ci <&sdma 45>, 188762306a36Sopenharmony_ci <&sdma 46>; 188862306a36Sopenharmony_ci dma-names = "tx0", "rx0", "tx1", "rx1"; 188962306a36Sopenharmony_ci }; 189062306a36Sopenharmony_ci }; 189162306a36Sopenharmony_ci 189262306a36Sopenharmony_ci target-module@9c000 { /* 0x4809c000, ap 51 3a.0 */ 189362306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 189462306a36Sopenharmony_ci reg = <0x9c000 0x4>, 189562306a36Sopenharmony_ci <0x9c010 0x4>; 189662306a36Sopenharmony_ci reg-names = "rev", "sysc"; 189762306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 189862306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 189962306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 190062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 190162306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 190262306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 190362306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 190462306a36Sopenharmony_ci <SYSC_IDLE_NO>, 190562306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 190662306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 190762306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 190862306a36Sopenharmony_ci clocks = <&l3init_clkctrl OMAP5_MMC1_CLKCTRL 0>; 190962306a36Sopenharmony_ci clock-names = "fck"; 191062306a36Sopenharmony_ci #address-cells = <1>; 191162306a36Sopenharmony_ci #size-cells = <1>; 191262306a36Sopenharmony_ci ranges = <0x0 0x9c000 0x1000>; 191362306a36Sopenharmony_ci 191462306a36Sopenharmony_ci mmc1: mmc@0 { 191562306a36Sopenharmony_ci compatible = "ti,omap4-hsmmc"; 191662306a36Sopenharmony_ci reg = <0x0 0x400>; 191762306a36Sopenharmony_ci interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 191862306a36Sopenharmony_ci ti,dual-volt; 191962306a36Sopenharmony_ci ti,needs-special-reset; 192062306a36Sopenharmony_ci dmas = <&sdma 61>, <&sdma 62>; 192162306a36Sopenharmony_ci dma-names = "tx", "rx"; 192262306a36Sopenharmony_ci pbias-supply = <&pbias_mmc_reg>; 192362306a36Sopenharmony_ci }; 192462306a36Sopenharmony_ci }; 192562306a36Sopenharmony_ci 192662306a36Sopenharmony_ci target-module@a2000 { /* 0x480a2000, ap 75 02.0 */ 192762306a36Sopenharmony_ci compatible = "ti,sysc"; 192862306a36Sopenharmony_ci status = "disabled"; 192962306a36Sopenharmony_ci #address-cells = <1>; 193062306a36Sopenharmony_ci #size-cells = <1>; 193162306a36Sopenharmony_ci ranges = <0x0 0xa2000 0x1000>; 193262306a36Sopenharmony_ci }; 193362306a36Sopenharmony_ci 193462306a36Sopenharmony_ci target-module@a4000 { /* 0x480a4000, ap 57 3c.0 */ 193562306a36Sopenharmony_ci compatible = "ti,sysc"; 193662306a36Sopenharmony_ci status = "disabled"; 193762306a36Sopenharmony_ci #address-cells = <1>; 193862306a36Sopenharmony_ci #size-cells = <1>; 193962306a36Sopenharmony_ci ranges = <0x00000000 0x000a4000 0x00001000>, 194062306a36Sopenharmony_ci <0x00001000 0x000a5000 0x00001000>; 194162306a36Sopenharmony_ci }; 194262306a36Sopenharmony_ci 194362306a36Sopenharmony_ci des_target: target-module@a5000 { /* 0x480a5000 */ 194462306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 194562306a36Sopenharmony_ci reg = <0xa5030 0x4>, 194662306a36Sopenharmony_ci <0xa5034 0x4>, 194762306a36Sopenharmony_ci <0xa5038 0x4>; 194862306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 194962306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 195062306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 195162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 195262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 195362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 195462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 195562306a36Sopenharmony_ci ti,syss-mask = <1>; 195662306a36Sopenharmony_ci /* Domains (P, C): l4per_pwrdm, l4sec_clkdm */ 195762306a36Sopenharmony_ci clocks = <&l4sec_clkctrl OMAP5_DES3DES_CLKCTRL 0>; 195862306a36Sopenharmony_ci clock-names = "fck"; 195962306a36Sopenharmony_ci #address-cells = <1>; 196062306a36Sopenharmony_ci #size-cells = <1>; 196162306a36Sopenharmony_ci ranges = <0 0xa5000 0x00001000>; 196262306a36Sopenharmony_ci status = "disabled"; 196362306a36Sopenharmony_ci 196462306a36Sopenharmony_ci des: des@0 { 196562306a36Sopenharmony_ci compatible = "ti,omap4-des"; 196662306a36Sopenharmony_ci reg = <0 0xa0>; 196762306a36Sopenharmony_ci interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 196862306a36Sopenharmony_ci dmas = <&sdma 117>, <&sdma 116>; 196962306a36Sopenharmony_ci dma-names = "tx", "rx"; 197062306a36Sopenharmony_ci }; 197162306a36Sopenharmony_ci }; 197262306a36Sopenharmony_ci 197362306a36Sopenharmony_ci target-module@a8000 { /* 0x480a8000, ap 59 2a.0 */ 197462306a36Sopenharmony_ci compatible = "ti,sysc"; 197562306a36Sopenharmony_ci status = "disabled"; 197662306a36Sopenharmony_ci #address-cells = <1>; 197762306a36Sopenharmony_ci #size-cells = <1>; 197862306a36Sopenharmony_ci ranges = <0x0 0xa8000 0x4000>; 197962306a36Sopenharmony_ci }; 198062306a36Sopenharmony_ci 198162306a36Sopenharmony_ci target-module@ad000 { /* 0x480ad000, ap 61 20.0 */ 198262306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 198362306a36Sopenharmony_ci reg = <0xad000 0x4>, 198462306a36Sopenharmony_ci <0xad010 0x4>; 198562306a36Sopenharmony_ci reg-names = "rev", "sysc"; 198662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 198762306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 198862306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 198962306a36Sopenharmony_ci <SYSC_IDLE_NO>, 199062306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 199162306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 199262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 199362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 199462306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 199562306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 199662306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 199762306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_MMC3_CLKCTRL 0>; 199862306a36Sopenharmony_ci clock-names = "fck"; 199962306a36Sopenharmony_ci #address-cells = <1>; 200062306a36Sopenharmony_ci #size-cells = <1>; 200162306a36Sopenharmony_ci ranges = <0x0 0xad000 0x1000>; 200262306a36Sopenharmony_ci 200362306a36Sopenharmony_ci mmc3: mmc@0 { 200462306a36Sopenharmony_ci compatible = "ti,omap4-hsmmc"; 200562306a36Sopenharmony_ci reg = <0x0 0x400>; 200662306a36Sopenharmony_ci interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 200762306a36Sopenharmony_ci ti,needs-special-reset; 200862306a36Sopenharmony_ci dmas = <&sdma 77>, <&sdma 78>; 200962306a36Sopenharmony_ci dma-names = "tx", "rx"; 201062306a36Sopenharmony_ci }; 201162306a36Sopenharmony_ci }; 201262306a36Sopenharmony_ci 201362306a36Sopenharmony_ci target-module@b2000 { /* 0x480b2000, ap 37 0c.0 */ 201462306a36Sopenharmony_ci compatible = "ti,sysc"; 201562306a36Sopenharmony_ci status = "disabled"; 201662306a36Sopenharmony_ci #address-cells = <1>; 201762306a36Sopenharmony_ci #size-cells = <1>; 201862306a36Sopenharmony_ci ranges = <0x0 0xb2000 0x1000>; 201962306a36Sopenharmony_ci }; 202062306a36Sopenharmony_ci 202162306a36Sopenharmony_ci target-module@b4000 { /* 0x480b4000, ap 65 42.0 */ 202262306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 202362306a36Sopenharmony_ci reg = <0xb4000 0x4>, 202462306a36Sopenharmony_ci <0xb4010 0x4>; 202562306a36Sopenharmony_ci reg-names = "rev", "sysc"; 202662306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 202762306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 202862306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 202962306a36Sopenharmony_ci <SYSC_IDLE_NO>, 203062306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 203162306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 203262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 203362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 203462306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 203562306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 203662306a36Sopenharmony_ci /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 203762306a36Sopenharmony_ci clocks = <&l3init_clkctrl OMAP5_MMC2_CLKCTRL 0>; 203862306a36Sopenharmony_ci clock-names = "fck"; 203962306a36Sopenharmony_ci #address-cells = <1>; 204062306a36Sopenharmony_ci #size-cells = <1>; 204162306a36Sopenharmony_ci ranges = <0x0 0xb4000 0x1000>; 204262306a36Sopenharmony_ci 204362306a36Sopenharmony_ci mmc2: mmc@0 { 204462306a36Sopenharmony_ci compatible = "ti,omap4-hsmmc"; 204562306a36Sopenharmony_ci reg = <0x0 0x400>; 204662306a36Sopenharmony_ci interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 204762306a36Sopenharmony_ci ti,needs-special-reset; 204862306a36Sopenharmony_ci dmas = <&sdma 47>, <&sdma 48>; 204962306a36Sopenharmony_ci dma-names = "tx", "rx"; 205062306a36Sopenharmony_ci }; 205162306a36Sopenharmony_ci }; 205262306a36Sopenharmony_ci 205362306a36Sopenharmony_ci target-module@b8000 { /* 0x480b8000, ap 67 32.0 */ 205462306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 205562306a36Sopenharmony_ci reg = <0xb8000 0x4>, 205662306a36Sopenharmony_ci <0xb8010 0x4>; 205762306a36Sopenharmony_ci reg-names = "rev", "sysc"; 205862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 205962306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 206062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 206162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 206262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 206362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 206462306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 206562306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_MCSPI3_CLKCTRL 0>; 206662306a36Sopenharmony_ci clock-names = "fck"; 206762306a36Sopenharmony_ci #address-cells = <1>; 206862306a36Sopenharmony_ci #size-cells = <1>; 206962306a36Sopenharmony_ci ranges = <0x0 0xb8000 0x1000>; 207062306a36Sopenharmony_ci 207162306a36Sopenharmony_ci mcspi3: spi@0 { 207262306a36Sopenharmony_ci compatible = "ti,omap4-mcspi"; 207362306a36Sopenharmony_ci reg = <0x0 0x200>; 207462306a36Sopenharmony_ci interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 207562306a36Sopenharmony_ci #address-cells = <1>; 207662306a36Sopenharmony_ci #size-cells = <0>; 207762306a36Sopenharmony_ci ti,spi-num-cs = <2>; 207862306a36Sopenharmony_ci dmas = <&sdma 15>, <&sdma 16>; 207962306a36Sopenharmony_ci dma-names = "tx0", "rx0"; 208062306a36Sopenharmony_ci }; 208162306a36Sopenharmony_ci }; 208262306a36Sopenharmony_ci 208362306a36Sopenharmony_ci target-module@ba000 { /* 0x480ba000, ap 69 18.0 */ 208462306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 208562306a36Sopenharmony_ci reg = <0xba000 0x4>, 208662306a36Sopenharmony_ci <0xba010 0x4>; 208762306a36Sopenharmony_ci reg-names = "rev", "sysc"; 208862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 208962306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 209062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 209162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 209262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 209362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 209462306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 209562306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_MCSPI4_CLKCTRL 0>; 209662306a36Sopenharmony_ci clock-names = "fck"; 209762306a36Sopenharmony_ci #address-cells = <1>; 209862306a36Sopenharmony_ci #size-cells = <1>; 209962306a36Sopenharmony_ci ranges = <0x0 0xba000 0x1000>; 210062306a36Sopenharmony_ci 210162306a36Sopenharmony_ci mcspi4: spi@0 { 210262306a36Sopenharmony_ci compatible = "ti,omap4-mcspi"; 210362306a36Sopenharmony_ci reg = <0x0 0x200>; 210462306a36Sopenharmony_ci interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 210562306a36Sopenharmony_ci #address-cells = <1>; 210662306a36Sopenharmony_ci #size-cells = <0>; 210762306a36Sopenharmony_ci ti,spi-num-cs = <1>; 210862306a36Sopenharmony_ci dmas = <&sdma 70>, <&sdma 71>; 210962306a36Sopenharmony_ci dma-names = "tx0", "rx0"; 211062306a36Sopenharmony_ci }; 211162306a36Sopenharmony_ci }; 211262306a36Sopenharmony_ci 211362306a36Sopenharmony_ci target-module@d1000 { /* 0x480d1000, ap 71 28.0 */ 211462306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 211562306a36Sopenharmony_ci reg = <0xd1000 0x4>, 211662306a36Sopenharmony_ci <0xd1010 0x4>; 211762306a36Sopenharmony_ci reg-names = "rev", "sysc"; 211862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 211962306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 212062306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 212162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 212262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 212362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 212462306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 212562306a36Sopenharmony_ci <SYSC_IDLE_NO>, 212662306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 212762306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 212862306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 212962306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_MMC4_CLKCTRL 0>; 213062306a36Sopenharmony_ci clock-names = "fck"; 213162306a36Sopenharmony_ci #address-cells = <1>; 213262306a36Sopenharmony_ci #size-cells = <1>; 213362306a36Sopenharmony_ci ranges = <0x0 0xd1000 0x1000>; 213462306a36Sopenharmony_ci 213562306a36Sopenharmony_ci mmc4: mmc@0 { 213662306a36Sopenharmony_ci compatible = "ti,omap4-hsmmc"; 213762306a36Sopenharmony_ci reg = <0x0 0x400>; 213862306a36Sopenharmony_ci interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 213962306a36Sopenharmony_ci ti,needs-special-reset; 214062306a36Sopenharmony_ci dmas = <&sdma 57>, <&sdma 58>; 214162306a36Sopenharmony_ci dma-names = "tx", "rx"; 214262306a36Sopenharmony_ci }; 214362306a36Sopenharmony_ci }; 214462306a36Sopenharmony_ci 214562306a36Sopenharmony_ci target-module@d5000 { /* 0x480d5000, ap 73 30.0 */ 214662306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 214762306a36Sopenharmony_ci reg = <0xd5000 0x4>, 214862306a36Sopenharmony_ci <0xd5010 0x4>; 214962306a36Sopenharmony_ci reg-names = "rev", "sysc"; 215062306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 215162306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 215262306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 215362306a36Sopenharmony_ci <SYSC_IDLE_NO>, 215462306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 215562306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 215662306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 215762306a36Sopenharmony_ci <SYSC_IDLE_NO>, 215862306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 215962306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 216062306a36Sopenharmony_ci /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 216162306a36Sopenharmony_ci clocks = <&l4per_clkctrl OMAP5_MMC5_CLKCTRL 0>; 216262306a36Sopenharmony_ci clock-names = "fck"; 216362306a36Sopenharmony_ci #address-cells = <1>; 216462306a36Sopenharmony_ci #size-cells = <1>; 216562306a36Sopenharmony_ci ranges = <0x0 0xd5000 0x1000>; 216662306a36Sopenharmony_ci 216762306a36Sopenharmony_ci mmc5: mmc@0 { 216862306a36Sopenharmony_ci compatible = "ti,omap4-hsmmc"; 216962306a36Sopenharmony_ci reg = <0x0 0x400>; 217062306a36Sopenharmony_ci interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 217162306a36Sopenharmony_ci ti,needs-special-reset; 217262306a36Sopenharmony_ci dmas = <&sdma 59>, <&sdma 60>; 217362306a36Sopenharmony_ci dma-names = "tx", "rx"; 217462306a36Sopenharmony_ci }; 217562306a36Sopenharmony_ci }; 217662306a36Sopenharmony_ci }; 217762306a36Sopenharmony_ci 217862306a36Sopenharmony_ci segment@200000 { /* 0x48200000 */ 217962306a36Sopenharmony_ci compatible = "simple-pm-bus"; 218062306a36Sopenharmony_ci #address-cells = <1>; 218162306a36Sopenharmony_ci #size-cells = <1>; 218262306a36Sopenharmony_ci }; 218362306a36Sopenharmony_ci}; 218462306a36Sopenharmony_ci 218562306a36Sopenharmony_ci&l4_wkup { /* 0x4ae00000 */ 218662306a36Sopenharmony_ci compatible = "ti,omap5-l4-wkup", "simple-pm-bus"; 218762306a36Sopenharmony_ci power-domains = <&prm_wkupaon>; 218862306a36Sopenharmony_ci clocks = <&wkupaon_clkctrl OMAP5_L4_WKUP_CLKCTRL 0>; 218962306a36Sopenharmony_ci clock-names = "fck"; 219062306a36Sopenharmony_ci reg = <0x4ae00000 0x800>, 219162306a36Sopenharmony_ci <0x4ae00800 0x800>, 219262306a36Sopenharmony_ci <0x4ae01000 0x1000>; 219362306a36Sopenharmony_ci reg-names = "ap", "la", "ia0"; 219462306a36Sopenharmony_ci #address-cells = <1>; 219562306a36Sopenharmony_ci #size-cells = <1>; 219662306a36Sopenharmony_ci ranges = <0x00000000 0x4ae00000 0x010000>, /* segment 0 */ 219762306a36Sopenharmony_ci <0x00010000 0x4ae10000 0x010000>, /* segment 1 */ 219862306a36Sopenharmony_ci <0x00020000 0x4ae20000 0x010000>; /* segment 2 */ 219962306a36Sopenharmony_ci 220062306a36Sopenharmony_ci segment@0 { /* 0x4ae00000 */ 220162306a36Sopenharmony_ci compatible = "simple-pm-bus"; 220262306a36Sopenharmony_ci #address-cells = <1>; 220362306a36Sopenharmony_ci #size-cells = <1>; 220462306a36Sopenharmony_ci ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 220562306a36Sopenharmony_ci <0x00001000 0x00001000 0x001000>, /* ap 1 */ 220662306a36Sopenharmony_ci <0x00000800 0x00000800 0x000800>, /* ap 2 */ 220762306a36Sopenharmony_ci <0x00006000 0x00006000 0x002000>, /* ap 3 */ 220862306a36Sopenharmony_ci <0x00008000 0x00008000 0x001000>, /* ap 4 */ 220962306a36Sopenharmony_ci <0x0000a000 0x0000a000 0x001000>, /* ap 15 */ 221062306a36Sopenharmony_ci <0x0000b000 0x0000b000 0x001000>, /* ap 16 */ 221162306a36Sopenharmony_ci <0x00004000 0x00004000 0x001000>, /* ap 17 */ 221262306a36Sopenharmony_ci <0x00005000 0x00005000 0x001000>, /* ap 18 */ 221362306a36Sopenharmony_ci <0x0000c000 0x0000c000 0x001000>, /* ap 19 */ 221462306a36Sopenharmony_ci <0x0000d000 0x0000d000 0x001000>; /* ap 20 */ 221562306a36Sopenharmony_ci 221662306a36Sopenharmony_ci target-module@4000 { /* 0x4ae04000, ap 17 20.0 */ 221762306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 221862306a36Sopenharmony_ci reg = <0x4000 0x4>, 221962306a36Sopenharmony_ci <0x4010 0x4>; 222062306a36Sopenharmony_ci reg-names = "rev", "sysc"; 222162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 222262306a36Sopenharmony_ci <SYSC_IDLE_NO>; 222362306a36Sopenharmony_ci /* Domains (V, P, C): wkup, wkupaon_pwrdm, wkupaon_clkdm */ 222462306a36Sopenharmony_ci clocks = <&wkupaon_clkctrl OMAP5_COUNTER_32K_CLKCTRL 0>; 222562306a36Sopenharmony_ci clock-names = "fck"; 222662306a36Sopenharmony_ci #address-cells = <1>; 222762306a36Sopenharmony_ci #size-cells = <1>; 222862306a36Sopenharmony_ci ranges = <0x0 0x4000 0x1000>; 222962306a36Sopenharmony_ci 223062306a36Sopenharmony_ci counter32k: counter@0 { 223162306a36Sopenharmony_ci compatible = "ti,omap-counter32k"; 223262306a36Sopenharmony_ci reg = <0x0 0x40>; 223362306a36Sopenharmony_ci }; 223462306a36Sopenharmony_ci }; 223562306a36Sopenharmony_ci 223662306a36Sopenharmony_ci target-module@6000 { /* 0x4ae06000, ap 3 08.0 */ 223762306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 223862306a36Sopenharmony_ci reg = <0x6000 0x4>; 223962306a36Sopenharmony_ci reg-names = "rev"; 224062306a36Sopenharmony_ci #address-cells = <1>; 224162306a36Sopenharmony_ci #size-cells = <1>; 224262306a36Sopenharmony_ci ranges = <0x0 0x6000 0x2000>; 224362306a36Sopenharmony_ci 224462306a36Sopenharmony_ci prm: prm@0 { 224562306a36Sopenharmony_ci compatible = "ti,omap5-prm", "simple-bus"; 224662306a36Sopenharmony_ci reg = <0x0 0x2000>; 224762306a36Sopenharmony_ci interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 224862306a36Sopenharmony_ci #address-cells = <1>; 224962306a36Sopenharmony_ci #size-cells = <1>; 225062306a36Sopenharmony_ci ranges = <0 0 0x2000>; 225162306a36Sopenharmony_ci 225262306a36Sopenharmony_ci prm_clocks: clocks { 225362306a36Sopenharmony_ci #address-cells = <1>; 225462306a36Sopenharmony_ci #size-cells = <0>; 225562306a36Sopenharmony_ci }; 225662306a36Sopenharmony_ci 225762306a36Sopenharmony_ci prm_clockdomains: clockdomains { 225862306a36Sopenharmony_ci }; 225962306a36Sopenharmony_ci }; 226062306a36Sopenharmony_ci }; 226162306a36Sopenharmony_ci 226262306a36Sopenharmony_ci target-module@a000 { /* 0x4ae0a000, ap 15 2c.0 */ 226362306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 226462306a36Sopenharmony_ci reg = <0xa000 0x4>; 226562306a36Sopenharmony_ci reg-names = "rev"; 226662306a36Sopenharmony_ci #address-cells = <1>; 226762306a36Sopenharmony_ci #size-cells = <1>; 226862306a36Sopenharmony_ci ranges = <0x0 0xa000 0x1000>; 226962306a36Sopenharmony_ci 227062306a36Sopenharmony_ci scrm: scrm@0 { 227162306a36Sopenharmony_ci compatible = "ti,omap5-scrm"; 227262306a36Sopenharmony_ci reg = <0x0 0x1000>; 227362306a36Sopenharmony_ci 227462306a36Sopenharmony_ci scrm_clocks: clocks { 227562306a36Sopenharmony_ci #address-cells = <1>; 227662306a36Sopenharmony_ci #size-cells = <0>; 227762306a36Sopenharmony_ci }; 227862306a36Sopenharmony_ci 227962306a36Sopenharmony_ci scrm_clockdomains: clockdomains { 228062306a36Sopenharmony_ci }; 228162306a36Sopenharmony_ci }; 228262306a36Sopenharmony_ci }; 228362306a36Sopenharmony_ci 228462306a36Sopenharmony_ci target-module@c000 { /* 0x4ae0c000, ap 19 28.0 */ 228562306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 228662306a36Sopenharmony_ci reg = <0xc000 0x4>; 228762306a36Sopenharmony_ci reg-names = "rev"; 228862306a36Sopenharmony_ci #address-cells = <1>; 228962306a36Sopenharmony_ci #size-cells = <1>; 229062306a36Sopenharmony_ci ranges = <0x0 0xc000 0x1000>; 229162306a36Sopenharmony_ci 229262306a36Sopenharmony_ci omap5_pmx_wkup: pinmux@840 { 229362306a36Sopenharmony_ci compatible = "ti,omap5-padconf", 229462306a36Sopenharmony_ci "pinctrl-single"; 229562306a36Sopenharmony_ci reg = <0x840 0x003c>; 229662306a36Sopenharmony_ci #address-cells = <1>; 229762306a36Sopenharmony_ci #size-cells = <0>; 229862306a36Sopenharmony_ci #pinctrl-cells = <1>; 229962306a36Sopenharmony_ci #interrupt-cells = <1>; 230062306a36Sopenharmony_ci interrupt-controller; 230162306a36Sopenharmony_ci pinctrl-single,register-width = <16>; 230262306a36Sopenharmony_ci pinctrl-single,function-mask = <0x7fff>; 230362306a36Sopenharmony_ci }; 230462306a36Sopenharmony_ci 230562306a36Sopenharmony_ci omap5_scm_wkup_pad_conf: omap5_scm_wkup_pad_conf@da0 { 230662306a36Sopenharmony_ci compatible = "ti,omap5-scm-wkup-pad-conf", 230762306a36Sopenharmony_ci "simple-bus"; 230862306a36Sopenharmony_ci reg = <0xda0 0x60>; 230962306a36Sopenharmony_ci #address-cells = <1>; 231062306a36Sopenharmony_ci #size-cells = <1>; 231162306a36Sopenharmony_ci ranges = <0 0 0x60>; 231262306a36Sopenharmony_ci 231362306a36Sopenharmony_ci scm_wkup_pad_conf: scm_conf@0 { 231462306a36Sopenharmony_ci compatible = "syscon", "simple-bus"; 231562306a36Sopenharmony_ci reg = <0x0 0x60>; 231662306a36Sopenharmony_ci #address-cells = <1>; 231762306a36Sopenharmony_ci #size-cells = <1>; 231862306a36Sopenharmony_ci ranges = <0 0x0 0x60>; 231962306a36Sopenharmony_ci 232062306a36Sopenharmony_ci scm_wkup_pad_conf_clocks: clocks@0 { 232162306a36Sopenharmony_ci #address-cells = <1>; 232262306a36Sopenharmony_ci #size-cells = <0>; 232362306a36Sopenharmony_ci }; 232462306a36Sopenharmony_ci }; 232562306a36Sopenharmony_ci }; 232662306a36Sopenharmony_ci }; 232762306a36Sopenharmony_ci }; 232862306a36Sopenharmony_ci 232962306a36Sopenharmony_ci segment@10000 { /* 0x4ae10000 */ 233062306a36Sopenharmony_ci compatible = "simple-pm-bus"; 233162306a36Sopenharmony_ci #address-cells = <1>; 233262306a36Sopenharmony_ci #size-cells = <1>; 233362306a36Sopenharmony_ci ranges = <0x00000000 0x00010000 0x001000>, /* ap 5 */ 233462306a36Sopenharmony_ci <0x00001000 0x00011000 0x001000>, /* ap 6 */ 233562306a36Sopenharmony_ci <0x00004000 0x00014000 0x001000>, /* ap 7 */ 233662306a36Sopenharmony_ci <0x00005000 0x00015000 0x001000>, /* ap 8 */ 233762306a36Sopenharmony_ci <0x00008000 0x00018000 0x001000>, /* ap 9 */ 233862306a36Sopenharmony_ci <0x00009000 0x00019000 0x001000>, /* ap 10 */ 233962306a36Sopenharmony_ci <0x0000c000 0x0001c000 0x001000>, /* ap 11 */ 234062306a36Sopenharmony_ci <0x0000d000 0x0001d000 0x001000>; /* ap 12 */ 234162306a36Sopenharmony_ci 234262306a36Sopenharmony_ci target-module@0 { /* 0x4ae10000, ap 5 10.0 */ 234362306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 234462306a36Sopenharmony_ci reg = <0x0 0x4>, 234562306a36Sopenharmony_ci <0x10 0x4>, 234662306a36Sopenharmony_ci <0x114 0x4>; 234762306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 234862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 234962306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET | 235062306a36Sopenharmony_ci SYSC_OMAP2_AUTOIDLE)>; 235162306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 235262306a36Sopenharmony_ci <SYSC_IDLE_NO>, 235362306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 235462306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 235562306a36Sopenharmony_ci ti,syss-mask = <1>; 235662306a36Sopenharmony_ci /* Domains (V, P, C): wkup, wkupaon_pwrdm, wkupaon_clkdm */ 235762306a36Sopenharmony_ci clocks = <&wkupaon_clkctrl OMAP5_GPIO1_CLKCTRL 0>, 235862306a36Sopenharmony_ci <&wkupaon_clkctrl OMAP5_GPIO1_CLKCTRL 8>; 235962306a36Sopenharmony_ci clock-names = "fck", "dbclk"; 236062306a36Sopenharmony_ci #address-cells = <1>; 236162306a36Sopenharmony_ci #size-cells = <1>; 236262306a36Sopenharmony_ci ranges = <0x0 0x0 0x1000>; 236362306a36Sopenharmony_ci 236462306a36Sopenharmony_ci gpio1: gpio@0 { 236562306a36Sopenharmony_ci compatible = "ti,omap4-gpio"; 236662306a36Sopenharmony_ci reg = <0x0 0x200>; 236762306a36Sopenharmony_ci interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 236862306a36Sopenharmony_ci ti,gpio-always-on; 236962306a36Sopenharmony_ci gpio-controller; 237062306a36Sopenharmony_ci #gpio-cells = <2>; 237162306a36Sopenharmony_ci interrupt-controller; 237262306a36Sopenharmony_ci #interrupt-cells = <2>; 237362306a36Sopenharmony_ci }; 237462306a36Sopenharmony_ci }; 237562306a36Sopenharmony_ci 237662306a36Sopenharmony_ci target-module@4000 { /* 0x4ae14000, ap 7 14.0 */ 237762306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 237862306a36Sopenharmony_ci reg = <0x4000 0x4>, 237962306a36Sopenharmony_ci <0x4010 0x4>, 238062306a36Sopenharmony_ci <0x4014 0x4>; 238162306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 238262306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_EMUFREE | 238362306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET)>; 238462306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 238562306a36Sopenharmony_ci <SYSC_IDLE_NO>, 238662306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 238762306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 238862306a36Sopenharmony_ci ti,syss-mask = <1>; 238962306a36Sopenharmony_ci /* Domains (V, P, C): wkup, wkupaon_pwrdm, wkupaon_clkdm */ 239062306a36Sopenharmony_ci clocks = <&wkupaon_clkctrl OMAP5_WD_TIMER2_CLKCTRL 0>; 239162306a36Sopenharmony_ci clock-names = "fck"; 239262306a36Sopenharmony_ci #address-cells = <1>; 239362306a36Sopenharmony_ci #size-cells = <1>; 239462306a36Sopenharmony_ci ranges = <0x0 0x4000 0x1000>; 239562306a36Sopenharmony_ci 239662306a36Sopenharmony_ci wdt2: wdt@0 { 239762306a36Sopenharmony_ci compatible = "ti,omap5-wdt", "ti,omap3-wdt"; 239862306a36Sopenharmony_ci reg = <0x0 0x80>; 239962306a36Sopenharmony_ci interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 240062306a36Sopenharmony_ci }; 240162306a36Sopenharmony_ci }; 240262306a36Sopenharmony_ci 240362306a36Sopenharmony_ci timer1_target: target-module@8000 { /* 0x4ae18000, ap 9 18.0 */ 240462306a36Sopenharmony_ci compatible = "ti,sysc-omap4-timer", "ti,sysc"; 240562306a36Sopenharmony_ci reg = <0x8000 0x4>, 240662306a36Sopenharmony_ci <0x8010 0x4>; 240762306a36Sopenharmony_ci reg-names = "rev", "sysc"; 240862306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 240962306a36Sopenharmony_ci SYSC_OMAP4_SOFTRESET)>; 241062306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 241162306a36Sopenharmony_ci <SYSC_IDLE_NO>, 241262306a36Sopenharmony_ci <SYSC_IDLE_SMART>, 241362306a36Sopenharmony_ci <SYSC_IDLE_SMART_WKUP>; 241462306a36Sopenharmony_ci /* Domains (V, P, C): wkup, wkupaon_pwrdm, wkupaon_clkdm */ 241562306a36Sopenharmony_ci clocks = <&wkupaon_clkctrl OMAP5_TIMER1_CLKCTRL 0>; 241662306a36Sopenharmony_ci clock-names = "fck"; 241762306a36Sopenharmony_ci #address-cells = <1>; 241862306a36Sopenharmony_ci #size-cells = <1>; 241962306a36Sopenharmony_ci ranges = <0x0 0x8000 0x1000>; 242062306a36Sopenharmony_ci 242162306a36Sopenharmony_ci timer1: timer@0 { 242262306a36Sopenharmony_ci compatible = "ti,omap5430-timer"; 242362306a36Sopenharmony_ci reg = <0x0 0x80>; 242462306a36Sopenharmony_ci clocks = <&wkupaon_clkctrl OMAP5_TIMER1_CLKCTRL 24>, 242562306a36Sopenharmony_ci <&sys_clkin>; 242662306a36Sopenharmony_ci clock-names = "fck", "timer_sys_ck"; 242762306a36Sopenharmony_ci interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 242862306a36Sopenharmony_ci ti,timer-alwon; 242962306a36Sopenharmony_ci }; 243062306a36Sopenharmony_ci }; 243162306a36Sopenharmony_ci 243262306a36Sopenharmony_ci target-module@c000 { /* 0x4ae1c000, ap 11 1c.0 */ 243362306a36Sopenharmony_ci compatible = "ti,sysc-omap2", "ti,sysc"; 243462306a36Sopenharmony_ci reg = <0xc000 0x4>, 243562306a36Sopenharmony_ci <0xc010 0x4>; 243662306a36Sopenharmony_ci reg-names = "rev", "sysc"; 243762306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP2_EMUFREE | 243862306a36Sopenharmony_ci SYSC_OMAP2_SOFTRESET)>; 243962306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 244062306a36Sopenharmony_ci <SYSC_IDLE_NO>, 244162306a36Sopenharmony_ci <SYSC_IDLE_SMART>; 244262306a36Sopenharmony_ci /* Domains (V, P, C): wkup, wkupaon_pwrdm, wkupaon_clkdm */ 244362306a36Sopenharmony_ci clocks = <&wkupaon_clkctrl OMAP5_KBD_CLKCTRL 0>; 244462306a36Sopenharmony_ci clock-names = "fck"; 244562306a36Sopenharmony_ci #address-cells = <1>; 244662306a36Sopenharmony_ci #size-cells = <1>; 244762306a36Sopenharmony_ci ranges = <0x0 0xc000 0x1000>; 244862306a36Sopenharmony_ci 244962306a36Sopenharmony_ci keypad: keypad@0 { 245062306a36Sopenharmony_ci compatible = "ti,omap4-keypad"; 245162306a36Sopenharmony_ci reg = <0x0 0x400>; 245262306a36Sopenharmony_ci }; 245362306a36Sopenharmony_ci }; 245462306a36Sopenharmony_ci }; 245562306a36Sopenharmony_ci 245662306a36Sopenharmony_ci segment@20000 { /* 0x4ae20000 */ 245762306a36Sopenharmony_ci compatible = "simple-pm-bus"; 245862306a36Sopenharmony_ci #address-cells = <1>; 245962306a36Sopenharmony_ci #size-cells = <1>; 246062306a36Sopenharmony_ci ranges = <0x00006000 0x00026000 0x001000>, /* ap 13 */ 246162306a36Sopenharmony_ci <0x0000a000 0x0002a000 0x001000>, /* ap 14 */ 246262306a36Sopenharmony_ci <0x00000000 0x00020000 0x001000>, /* ap 21 */ 246362306a36Sopenharmony_ci <0x00001000 0x00021000 0x001000>, /* ap 22 */ 246462306a36Sopenharmony_ci <0x00002000 0x00022000 0x001000>, /* ap 23 */ 246562306a36Sopenharmony_ci <0x00003000 0x00023000 0x001000>, /* ap 24 */ 246662306a36Sopenharmony_ci <0x00007000 0x00027000 0x000400>, /* ap 25 */ 246762306a36Sopenharmony_ci <0x00008000 0x00028000 0x000800>, /* ap 26 */ 246862306a36Sopenharmony_ci <0x00009000 0x00029000 0x000100>, /* ap 27 */ 246962306a36Sopenharmony_ci <0x00008800 0x00028800 0x000200>, /* ap 28 */ 247062306a36Sopenharmony_ci <0x00008a00 0x00028a00 0x000100>; /* ap 29 */ 247162306a36Sopenharmony_ci 247262306a36Sopenharmony_ci target-module@0 { /* 0x4ae20000, ap 21 04.0 */ 247362306a36Sopenharmony_ci compatible = "ti,sysc"; 247462306a36Sopenharmony_ci status = "disabled"; 247562306a36Sopenharmony_ci #address-cells = <1>; 247662306a36Sopenharmony_ci #size-cells = <1>; 247762306a36Sopenharmony_ci ranges = <0x0 0x0 0x1000>; 247862306a36Sopenharmony_ci }; 247962306a36Sopenharmony_ci 248062306a36Sopenharmony_ci target-module@2000 { /* 0x4ae22000, ap 23 0c.0 */ 248162306a36Sopenharmony_ci compatible = "ti,sysc"; 248262306a36Sopenharmony_ci status = "disabled"; 248362306a36Sopenharmony_ci #address-cells = <1>; 248462306a36Sopenharmony_ci #size-cells = <1>; 248562306a36Sopenharmony_ci ranges = <0x0 0x2000 0x1000>; 248662306a36Sopenharmony_ci }; 248762306a36Sopenharmony_ci 248862306a36Sopenharmony_ci target-module@6000 { /* 0x4ae26000, ap 13 24.0 */ 248962306a36Sopenharmony_ci compatible = "ti,sysc"; 249062306a36Sopenharmony_ci status = "disabled"; 249162306a36Sopenharmony_ci #address-cells = <1>; 249262306a36Sopenharmony_ci #size-cells = <1>; 249362306a36Sopenharmony_ci ranges = <0x00000000 0x00006000 0x00001000>, 249462306a36Sopenharmony_ci <0x00001000 0x00007000 0x00000400>, 249562306a36Sopenharmony_ci <0x00002000 0x00008000 0x00000800>, 249662306a36Sopenharmony_ci <0x00002800 0x00008800 0x00000200>, 249762306a36Sopenharmony_ci <0x00002a00 0x00008a00 0x00000100>, 249862306a36Sopenharmony_ci <0x00003000 0x00009000 0x00000100>; 249962306a36Sopenharmony_ci }; 250062306a36Sopenharmony_ci }; 250162306a36Sopenharmony_ci}; 250262306a36Sopenharmony_ci 2503