162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Device Tree Source for OMAP34xx/OMAP36xx clock data 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2013 Texas Instruments, Inc. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci&cm_clocks { 862306a36Sopenharmony_ci clock@a00 { 962306a36Sopenharmony_ci compatible = "ti,clksel"; 1062306a36Sopenharmony_ci reg = <0xa00>; 1162306a36Sopenharmony_ci #clock-cells = <2>; 1262306a36Sopenharmony_ci #address-cells = <0>; 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci ssi_ssr_gate_fck_3430es2: clock-ssi-ssr-gate-fck-3430es2 { 1562306a36Sopenharmony_ci #clock-cells = <0>; 1662306a36Sopenharmony_ci compatible = "ti,composite-no-wait-gate-clock"; 1762306a36Sopenharmony_ci clock-output-names = "ssi_ssr_gate_fck_3430es2"; 1862306a36Sopenharmony_ci clocks = <&corex2_fck>; 1962306a36Sopenharmony_ci ti,bit-shift = <0>; 2062306a36Sopenharmony_ci }; 2162306a36Sopenharmony_ci }; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci clock@a40 { 2462306a36Sopenharmony_ci compatible = "ti,clksel"; 2562306a36Sopenharmony_ci reg = <0xa40>; 2662306a36Sopenharmony_ci #clock-cells = <2>; 2762306a36Sopenharmony_ci #address-cells = <0>; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci ssi_ssr_div_fck_3430es2: clock-ssi-ssr-div-fck-3430es2 { 3062306a36Sopenharmony_ci #clock-cells = <0>; 3162306a36Sopenharmony_ci compatible = "ti,composite-divider-clock"; 3262306a36Sopenharmony_ci clock-output-names = "ssi_ssr_div_fck_3430es2"; 3362306a36Sopenharmony_ci clocks = <&corex2_fck>; 3462306a36Sopenharmony_ci ti,bit-shift = <8>; 3562306a36Sopenharmony_ci ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>; 3662306a36Sopenharmony_ci }; 3762306a36Sopenharmony_ci }; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci ssi_ssr_fck: ssi_ssr_fck_3430es2 { 4062306a36Sopenharmony_ci #clock-cells = <0>; 4162306a36Sopenharmony_ci compatible = "ti,composite-clock"; 4262306a36Sopenharmony_ci clocks = <&ssi_ssr_gate_fck_3430es2>, <&ssi_ssr_div_fck_3430es2>; 4362306a36Sopenharmony_ci }; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci ssi_sst_fck: ssi_sst_fck_3430es2 { 4662306a36Sopenharmony_ci #clock-cells = <0>; 4762306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 4862306a36Sopenharmony_ci clocks = <&ssi_ssr_fck>; 4962306a36Sopenharmony_ci clock-mult = <1>; 5062306a36Sopenharmony_ci clock-div = <2>; 5162306a36Sopenharmony_ci }; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci clock@a10 { 5462306a36Sopenharmony_ci compatible = "ti,clksel"; 5562306a36Sopenharmony_ci reg = <0xa10>; 5662306a36Sopenharmony_ci #clock-cells = <2>; 5762306a36Sopenharmony_ci #address-cells = <0>; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci hsotgusb_ick_3430es2: clock-hsotgusb-ick-3430es2 { 6062306a36Sopenharmony_ci #clock-cells = <0>; 6162306a36Sopenharmony_ci compatible = "ti,omap3-hsotgusb-interface-clock"; 6262306a36Sopenharmony_ci clock-output-names = "hsotgusb_ick_3430es2"; 6362306a36Sopenharmony_ci clocks = <&core_l3_ick>; 6462306a36Sopenharmony_ci ti,bit-shift = <4>; 6562306a36Sopenharmony_ci }; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci ssi_ick: clock-ssi-ick-3430es2 { 6862306a36Sopenharmony_ci #clock-cells = <0>; 6962306a36Sopenharmony_ci compatible = "ti,omap3-ssi-interface-clock"; 7062306a36Sopenharmony_ci clock-output-names = "ssi_ick_3430es2"; 7162306a36Sopenharmony_ci clocks = <&ssi_l4_ick>; 7262306a36Sopenharmony_ci ti,bit-shift = <0>; 7362306a36Sopenharmony_ci }; 7462306a36Sopenharmony_ci }; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci ssi_l4_ick: ssi_l4_ick { 7762306a36Sopenharmony_ci #clock-cells = <0>; 7862306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 7962306a36Sopenharmony_ci clocks = <&l4_ick>; 8062306a36Sopenharmony_ci clock-mult = <1>; 8162306a36Sopenharmony_ci clock-div = <1>; 8262306a36Sopenharmony_ci }; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci clock@c00 { 8562306a36Sopenharmony_ci compatible = "ti,clksel"; 8662306a36Sopenharmony_ci reg = <0xc00>; 8762306a36Sopenharmony_ci #clock-cells = <2>; 8862306a36Sopenharmony_ci #address-cells = <0>; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci usim_gate_fck: clock-usim-gate-fck { 9162306a36Sopenharmony_ci #clock-cells = <0>; 9262306a36Sopenharmony_ci compatible = "ti,composite-gate-clock"; 9362306a36Sopenharmony_ci clock-output-names = "usim_gate_fck"; 9462306a36Sopenharmony_ci clocks = <&omap_96m_fck>; 9562306a36Sopenharmony_ci ti,bit-shift = <9>; 9662306a36Sopenharmony_ci }; 9762306a36Sopenharmony_ci }; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci sys_d2_ck: sys_d2_ck { 10062306a36Sopenharmony_ci #clock-cells = <0>; 10162306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 10262306a36Sopenharmony_ci clocks = <&sys_ck>; 10362306a36Sopenharmony_ci clock-mult = <1>; 10462306a36Sopenharmony_ci clock-div = <2>; 10562306a36Sopenharmony_ci }; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci omap_96m_d2_fck: omap_96m_d2_fck { 10862306a36Sopenharmony_ci #clock-cells = <0>; 10962306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 11062306a36Sopenharmony_ci clocks = <&omap_96m_fck>; 11162306a36Sopenharmony_ci clock-mult = <1>; 11262306a36Sopenharmony_ci clock-div = <2>; 11362306a36Sopenharmony_ci }; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci omap_96m_d4_fck: omap_96m_d4_fck { 11662306a36Sopenharmony_ci #clock-cells = <0>; 11762306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 11862306a36Sopenharmony_ci clocks = <&omap_96m_fck>; 11962306a36Sopenharmony_ci clock-mult = <1>; 12062306a36Sopenharmony_ci clock-div = <4>; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci omap_96m_d8_fck: omap_96m_d8_fck { 12462306a36Sopenharmony_ci #clock-cells = <0>; 12562306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 12662306a36Sopenharmony_ci clocks = <&omap_96m_fck>; 12762306a36Sopenharmony_ci clock-mult = <1>; 12862306a36Sopenharmony_ci clock-div = <8>; 12962306a36Sopenharmony_ci }; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci omap_96m_d10_fck: omap_96m_d10_fck { 13262306a36Sopenharmony_ci #clock-cells = <0>; 13362306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 13462306a36Sopenharmony_ci clocks = <&omap_96m_fck>; 13562306a36Sopenharmony_ci clock-mult = <1>; 13662306a36Sopenharmony_ci clock-div = <10>; 13762306a36Sopenharmony_ci }; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci dpll5_m2_d4_ck: dpll5_m2_d4_ck { 14062306a36Sopenharmony_ci #clock-cells = <0>; 14162306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 14262306a36Sopenharmony_ci clocks = <&dpll5_m2_ck>; 14362306a36Sopenharmony_ci clock-mult = <1>; 14462306a36Sopenharmony_ci clock-div = <4>; 14562306a36Sopenharmony_ci }; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci dpll5_m2_d8_ck: dpll5_m2_d8_ck { 14862306a36Sopenharmony_ci #clock-cells = <0>; 14962306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 15062306a36Sopenharmony_ci clocks = <&dpll5_m2_ck>; 15162306a36Sopenharmony_ci clock-mult = <1>; 15262306a36Sopenharmony_ci clock-div = <8>; 15362306a36Sopenharmony_ci }; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci dpll5_m2_d16_ck: dpll5_m2_d16_ck { 15662306a36Sopenharmony_ci #clock-cells = <0>; 15762306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 15862306a36Sopenharmony_ci clocks = <&dpll5_m2_ck>; 15962306a36Sopenharmony_ci clock-mult = <1>; 16062306a36Sopenharmony_ci clock-div = <16>; 16162306a36Sopenharmony_ci }; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci dpll5_m2_d20_ck: dpll5_m2_d20_ck { 16462306a36Sopenharmony_ci #clock-cells = <0>; 16562306a36Sopenharmony_ci compatible = "fixed-factor-clock"; 16662306a36Sopenharmony_ci clocks = <&dpll5_m2_ck>; 16762306a36Sopenharmony_ci clock-mult = <1>; 16862306a36Sopenharmony_ci clock-div = <20>; 16962306a36Sopenharmony_ci }; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci clock@c40 { 17262306a36Sopenharmony_ci compatible = "ti,clksel"; 17362306a36Sopenharmony_ci reg = <0xc40>; 17462306a36Sopenharmony_ci #clock-cells = <2>; 17562306a36Sopenharmony_ci #address-cells = <0>; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci usim_mux_fck: clock-usim-mux-fck { 17862306a36Sopenharmony_ci #clock-cells = <0>; 17962306a36Sopenharmony_ci compatible = "ti,composite-mux-clock"; 18062306a36Sopenharmony_ci clock-output-names = "usim_mux_fck"; 18162306a36Sopenharmony_ci clocks = <&sys_ck>, <&sys_d2_ck>, <&omap_96m_d2_fck>, <&omap_96m_d4_fck>, <&omap_96m_d8_fck>, <&omap_96m_d10_fck>, <&dpll5_m2_d4_ck>, <&dpll5_m2_d8_ck>, <&dpll5_m2_d16_ck>, <&dpll5_m2_d20_ck>; 18262306a36Sopenharmony_ci ti,bit-shift = <3>; 18362306a36Sopenharmony_ci ti,index-starts-at-one; 18462306a36Sopenharmony_ci }; 18562306a36Sopenharmony_ci }; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci usim_fck: usim_fck { 18862306a36Sopenharmony_ci #clock-cells = <0>; 18962306a36Sopenharmony_ci compatible = "ti,composite-clock"; 19062306a36Sopenharmony_ci clocks = <&usim_gate_fck>, <&usim_mux_fck>; 19162306a36Sopenharmony_ci }; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci clock@c10 { 19462306a36Sopenharmony_ci compatible = "ti,clksel"; 19562306a36Sopenharmony_ci reg = <0xc10>; 19662306a36Sopenharmony_ci #clock-cells = <2>; 19762306a36Sopenharmony_ci #address-cells = <0>; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci usim_ick: clock-usim-ick { 20062306a36Sopenharmony_ci #clock-cells = <0>; 20162306a36Sopenharmony_ci compatible = "ti,omap3-interface-clock"; 20262306a36Sopenharmony_ci clock-output-names = "usim_ick"; 20362306a36Sopenharmony_ci clocks = <&wkup_l4_ick>; 20462306a36Sopenharmony_ci ti,bit-shift = <9>; 20562306a36Sopenharmony_ci }; 20662306a36Sopenharmony_ci }; 20762306a36Sopenharmony_ci}; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci&cm_clockdomains { 21062306a36Sopenharmony_ci core_l3_clkdm: core_l3_clkdm { 21162306a36Sopenharmony_ci compatible = "ti,clockdomain"; 21262306a36Sopenharmony_ci clocks = <&sdrc_ick>, <&hsotgusb_ick_3430es2>; 21362306a36Sopenharmony_ci }; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci wkup_clkdm: wkup_clkdm { 21662306a36Sopenharmony_ci compatible = "ti,clockdomain"; 21762306a36Sopenharmony_ci clocks = <&gpio1_dbck>, <&wdt2_fck>, <&wdt2_ick>, <&wdt1_ick>, 21862306a36Sopenharmony_ci <&gpio1_ick>, <&omap_32ksync_ick>, <&gpt12_ick>, 21962306a36Sopenharmony_ci <&gpt1_ick>, <&usim_ick>; 22062306a36Sopenharmony_ci }; 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci core_l4_clkdm: core_l4_clkdm { 22362306a36Sopenharmony_ci compatible = "ti,clockdomain"; 22462306a36Sopenharmony_ci clocks = <&cpefuse_fck>, <&ts_fck>, <&usbtll_fck>, 22562306a36Sopenharmony_ci <&usbtll_ick>, <&mmchs3_ick>, <&mmchs3_fck>, 22662306a36Sopenharmony_ci <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>, 22762306a36Sopenharmony_ci <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>, 22862306a36Sopenharmony_ci <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>, 22962306a36Sopenharmony_ci <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>, 23062306a36Sopenharmony_ci <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>, 23162306a36Sopenharmony_ci <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>, 23262306a36Sopenharmony_ci <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>, 23362306a36Sopenharmony_ci <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>, 23462306a36Sopenharmony_ci <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>, 23562306a36Sopenharmony_ci <&ssi_ick>; 23662306a36Sopenharmony_ci }; 23762306a36Sopenharmony_ci}; 238