162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Device Tree Source for OMAP36xx clock data
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2013 Texas Instruments, Inc.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci&cm_clocks {
862306a36Sopenharmony_ci	dpll4_ck: dpll4_ck@d00 {
962306a36Sopenharmony_ci		#clock-cells = <0>;
1062306a36Sopenharmony_ci		compatible = "ti,omap3-dpll-per-j-type-clock";
1162306a36Sopenharmony_ci		clocks = <&sys_ck>, <&sys_ck>;
1262306a36Sopenharmony_ci		reg = <0x0d00>, <0x0d20>, <0x0d44>, <0x0d30>;
1362306a36Sopenharmony_ci	};
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci	dpll4_m5x2_ck: dpll4_m5x2_ck@d00 {
1662306a36Sopenharmony_ci		#clock-cells = <0>;
1762306a36Sopenharmony_ci		compatible = "ti,hsdiv-gate-clock";
1862306a36Sopenharmony_ci		clocks = <&dpll4_m5x2_mul_ck>;
1962306a36Sopenharmony_ci		ti,bit-shift = <0x1e>;
2062306a36Sopenharmony_ci		reg = <0x0d00>;
2162306a36Sopenharmony_ci		ti,set-rate-parent;
2262306a36Sopenharmony_ci		ti,set-bit-to-disable;
2362306a36Sopenharmony_ci	};
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci	dpll4_m2x2_ck: dpll4_m2x2_ck@d00 {
2662306a36Sopenharmony_ci		#clock-cells = <0>;
2762306a36Sopenharmony_ci		compatible = "ti,hsdiv-gate-clock";
2862306a36Sopenharmony_ci		clocks = <&dpll4_m2x2_mul_ck>;
2962306a36Sopenharmony_ci		ti,bit-shift = <0x1b>;
3062306a36Sopenharmony_ci		reg = <0x0d00>;
3162306a36Sopenharmony_ci		ti,set-bit-to-disable;
3262306a36Sopenharmony_ci	};
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci	dpll3_m3x2_ck: dpll3_m3x2_ck@d00 {
3562306a36Sopenharmony_ci		#clock-cells = <0>;
3662306a36Sopenharmony_ci		compatible = "ti,hsdiv-gate-clock";
3762306a36Sopenharmony_ci		clocks = <&dpll3_m3x2_mul_ck>;
3862306a36Sopenharmony_ci		ti,bit-shift = <0xc>;
3962306a36Sopenharmony_ci		reg = <0x0d00>;
4062306a36Sopenharmony_ci		ti,set-bit-to-disable;
4162306a36Sopenharmony_ci	};
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci	dpll4_m3x2_ck: dpll4_m3x2_ck@d00 {
4462306a36Sopenharmony_ci		#clock-cells = <0>;
4562306a36Sopenharmony_ci		compatible = "ti,hsdiv-gate-clock";
4662306a36Sopenharmony_ci		clocks = <&dpll4_m3x2_mul_ck>;
4762306a36Sopenharmony_ci		ti,bit-shift = <0x1c>;
4862306a36Sopenharmony_ci		reg = <0x0d00>;
4962306a36Sopenharmony_ci		ti,set-bit-to-disable;
5062306a36Sopenharmony_ci	};
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci	dpll4_m6x2_ck: dpll4_m6x2_ck@d00 {
5362306a36Sopenharmony_ci		#clock-cells = <0>;
5462306a36Sopenharmony_ci		compatible = "ti,hsdiv-gate-clock";
5562306a36Sopenharmony_ci		clocks = <&dpll4_m6x2_mul_ck>;
5662306a36Sopenharmony_ci		ti,bit-shift = <0x1f>;
5762306a36Sopenharmony_ci		reg = <0x0d00>;
5862306a36Sopenharmony_ci		ti,set-bit-to-disable;
5962306a36Sopenharmony_ci	};
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci	clock@1000 {
6262306a36Sopenharmony_ci		compatible = "ti,clksel";
6362306a36Sopenharmony_ci		reg = <0x1000>;
6462306a36Sopenharmony_ci		#clock-cells = <2>;
6562306a36Sopenharmony_ci		#address-cells = <0>;
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci		uart4_fck: clock-uart4-fck {
6862306a36Sopenharmony_ci			#clock-cells = <0>;
6962306a36Sopenharmony_ci			compatible = "ti,wait-gate-clock";
7062306a36Sopenharmony_ci			clock-output-names = "uart4_fck";
7162306a36Sopenharmony_ci			clocks = <&per_48m_fck>;
7262306a36Sopenharmony_ci			ti,bit-shift = <18>;
7362306a36Sopenharmony_ci		};
7462306a36Sopenharmony_ci	};
7562306a36Sopenharmony_ci};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci&dpll4_m2x2_mul_ck {
7862306a36Sopenharmony_ci	clock-mult = <1>;
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci&dpll4_m3x2_mul_ck {
8262306a36Sopenharmony_ci	clock-mult = <1>;
8362306a36Sopenharmony_ci};
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci&dpll4_m4x2_mul_ck {
8662306a36Sopenharmony_ci	ti,clock-mult = <1>;
8762306a36Sopenharmony_ci};
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci&dpll4_m5x2_mul_ck {
9062306a36Sopenharmony_ci	ti,clock-mult = <1>;
9162306a36Sopenharmony_ci};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci&dpll4_m6x2_mul_ck {
9462306a36Sopenharmony_ci	clock-mult = <1>;
9562306a36Sopenharmony_ci};
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci&cm_clockdomains {
9862306a36Sopenharmony_ci	dpll4_clkdm: dpll4_clkdm {
9962306a36Sopenharmony_ci		compatible = "ti,clockdomain";
10062306a36Sopenharmony_ci		clocks = <&dpll4_ck>;
10162306a36Sopenharmony_ci	};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	per_clkdm: per_clkdm {
10462306a36Sopenharmony_ci		compatible = "ti,clockdomain";
10562306a36Sopenharmony_ci		clocks = <&uart3_fck>, <&gpio6_dbck>, <&gpio5_dbck>,
10662306a36Sopenharmony_ci			 <&gpio4_dbck>, <&gpio3_dbck>, <&gpio2_dbck>,
10762306a36Sopenharmony_ci			 <&wdt3_fck>, <&gpio6_ick>, <&gpio5_ick>, <&gpio4_ick>,
10862306a36Sopenharmony_ci			 <&gpio3_ick>, <&gpio2_ick>, <&wdt3_ick>, <&uart3_ick>,
10962306a36Sopenharmony_ci			 <&uart4_ick>, <&gpt9_ick>, <&gpt8_ick>, <&gpt7_ick>,
11062306a36Sopenharmony_ci			 <&gpt6_ick>, <&gpt5_ick>, <&gpt4_ick>, <&gpt3_ick>,
11162306a36Sopenharmony_ci			 <&gpt2_ick>, <&mcbsp2_ick>, <&mcbsp3_ick>,
11262306a36Sopenharmony_ci			 <&mcbsp4_ick>, <&uart4_fck>;
11362306a36Sopenharmony_ci	};
11462306a36Sopenharmony_ci};
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci&dpll4_m4_ck {
11762306a36Sopenharmony_ci	ti,max-div = <31>;
11862306a36Sopenharmony_ci};
119